Copyright (C) 1995-2024 FinalWire Ltd. All rights reserved. aida_bench64.dll build: 4.7.912.8 Dec 20 2024 12:30:07 Arch:X64 CPUCount:12 NUMA:0 Freq: 998.37MHz Priority:080 OS:6.3.26100 Memory: 16339888KB AllocGran:0x00010000 P:0x00001000 LP:0x0000000000200000 Memory To Test:65536KB 4K DTLB:1024 2M DTLB:512 1G DTLB:512 CLFlush:64 ProcMask: 0x0000000000000fff PCoreMask: 0x000000000000000f ECoreMask: 0x0000000000000ff0 Features: X86,TSC,X87,CMOV,MMX,SSE,SSE2,SSE3,AMD64,SSSE3,ABM,SSE4.1,SSE4.2,POPCNT,LAHF,CMPX8,CMPX16,AESNI,CLMUL,AVX,FMA3,MOVBE,F16C,HTT,RDRAND,FSGSBASE,BMI,CLFLUSH,X2APIC,TSCINV,RDTSCP,3DNOWPREF,LNOP,AVX2,BMI2,ERMS,PSE,RDSEED,ADX,SMAP,PAGE1GB,PT,SHA,CLFLUSHOPT,CLWB,PKU,UMIP,RDPID,VAES,GFNI,VPCLMULQDQ,HYBRID,7LTOP,MOVDIRI,MOVDIR64B,WAITPKG,SERIALIZE,AVX_VNNI,FSRM,FSRS, CPU#000 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0xb00906a4 CPU#000 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#000 AffMask: 0x0000000000000001 CPU#000 PhysMask:0x0000000000000fff CPU#000 APIC_ID:0x00000000 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:00 SMT_ID:00 CPU#000 L1I cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000003 CPU#000 L1D cache: 48KB, 64 byte cache line, 12 way, SMask:0000000000000003 CPU#000 L2 cache: 1280KB, 64 byte cache line, 10 way, SMask:0000000000000003, non-inclusive CPU#000 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#000 L1I 4K TLB: 256 entries, 8 way, SMask:0000000000000003 CPU#000 L1I 2M TLB: 32 entries, 8 way, SMask:0000000000000003 CPU#000 L1D 4K TLB(loads): 96 entries, 6 way, SMask:0000000000000003 CPU#000 L1D 2M TLB(loads): 32 entries, 4 way, SMask:0000000000000003 CPU#000 L1D 1G TLB(loads): 8 entries, full, SMask:0000000000000003 CPU#000 L1D 4K+2M+1G TLB(stores): 16 entries, full, SMask:0000000000000003 CPU#000 L2I+D 4K+2M TLB: 1024 entries, 8 way, SMask:0000000000000003 CPU#000 L2I+D 4K+1G TLB: 1024 entries, 8 way, SMask:0000000000000003 CPU#001 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0xb00906a4 CPU#001 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#001 AffMask: 0x0000000000000002 CPU#001 PhysMask:0x0000000000000fff CPU#001 APIC_ID:0x00000001 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:00 SMT_ID:01 CPU#001 L1I cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000003 CPU#001 L1D cache: 48KB, 64 byte cache line, 12 way, SMask:0000000000000003 CPU#001 L2 cache: 1280KB, 64 byte cache line, 10 way, SMask:0000000000000003, non-inclusive CPU#001 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#001 L1I 4K TLB: 256 entries, 8 way, SMask:0000000000000003 CPU#001 L1I 2M TLB: 32 entries, 8 way, SMask:0000000000000003 CPU#001 L1D 4K TLB(loads): 96 entries, 6 way, SMask:0000000000000003 CPU#001 L1D 2M TLB(loads): 32 entries, 4 way, SMask:0000000000000003 CPU#001 L1D 1G TLB(loads): 8 entries, full, SMask:0000000000000003 CPU#001 L1D 4K+2M+1G TLB(stores): 16 entries, full, SMask:0000000000000003 CPU#001 L2I+D 4K+2M TLB: 1024 entries, 8 way, SMask:0000000000000003 CPU#001 L2I+D 4K+1G TLB: 1024 entries, 8 way, SMask:0000000000000003 CPU#002 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0xb00906a4 CPU#002 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#002 AffMask: 0x0000000000000004 CPU#002 PhysMask:0x0000000000000fff CPU#002 APIC_ID:0x00000008 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:04 SMT_ID:00 CPU#002 L1I cache: 32KB, 64 byte cache line, 8 way, SMask:000000000000000c CPU#002 L1D cache: 48KB, 64 byte cache line, 12 way, SMask:000000000000000c CPU#002 L2 cache: 1280KB, 64 byte cache line, 10 way, SMask:000000000000000c, non-inclusive CPU#002 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#002 L1I 4K TLB: 256 entries, 8 way, SMask:000000000000000c CPU#002 L1I 2M TLB: 32 entries, 8 way, SMask:000000000000000c CPU#002 L1D 4K TLB(loads): 96 entries, 6 way, SMask:000000000000000c CPU#002 L1D 2M TLB(loads): 32 entries, 4 way, SMask:000000000000000c CPU#002 L1D 1G TLB(loads): 8 entries, full, SMask:000000000000000c CPU#002 L1D 4K+2M+1G TLB(stores): 16 entries, full, SMask:000000000000000c CPU#002 L2I+D 4K+2M TLB: 1024 entries, 8 way, SMask:000000000000000c CPU#002 L2I+D 4K+1G TLB: 1024 entries, 8 way, SMask:000000000000000c CPU#003 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0xb00906a4 CPU#003 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#003 AffMask: 0x0000000000000008 CPU#003 PhysMask:0x0000000000000fff CPU#003 APIC_ID:0x00000009 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:04 SMT_ID:01 CPU#003 L1I cache: 32KB, 64 byte cache line, 8 way, SMask:000000000000000c CPU#003 L1D cache: 48KB, 64 byte cache line, 12 way, SMask:000000000000000c CPU#003 L2 cache: 1280KB, 64 byte cache line, 10 way, SMask:000000000000000c, non-inclusive CPU#003 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#003 L1I 4K TLB: 256 entries, 8 way, SMask:000000000000000c CPU#003 L1I 2M TLB: 32 entries, 8 way, SMask:000000000000000c CPU#003 L1D 4K TLB(loads): 96 entries, 6 way, SMask:000000000000000c CPU#003 L1D 2M TLB(loads): 32 entries, 4 way, SMask:000000000000000c CPU#003 L1D 1G TLB(loads): 8 entries, full, SMask:000000000000000c CPU#003 L1D 4K+2M+1G TLB(stores): 16 entries, full, SMask:000000000000000c CPU#003 L2I+D 4K+2M TLB: 1024 entries, 8 way, SMask:000000000000000c CPU#003 L2I+D 4K+1G TLB: 1024 entries, 8 way, SMask:000000000000000c CPU#004 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#004 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#004 AffMask: 0x0000000000000010 CPU#004 PhysMask:0x0000000000000fff CPU#004 APIC_ID:0x00000010 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:08 SMT_ID:00 CPU#004 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000010 CPU#004 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000010 CPU#004 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:00000000000000f0, non-inclusive CPU#004 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#004 L1D 4K TLB: 48 entries, full, SMask:0000000000000010 CPU#004 L1I 4K TLB: 64 entries, full, SMask:0000000000000010 CPU#004 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000010 CPU#004 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000010 CPU#005 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#005 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#005 AffMask: 0x0000000000000020 CPU#005 PhysMask:0x0000000000000fff CPU#005 APIC_ID:0x00000012 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:09 SMT_ID:00 CPU#005 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000020 CPU#005 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000020 CPU#005 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:00000000000000f0, non-inclusive CPU#005 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#005 L1D 4K TLB: 48 entries, full, SMask:0000000000000020 CPU#005 L1I 4K TLB: 64 entries, full, SMask:0000000000000020 CPU#005 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000020 CPU#005 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000020 CPU#006 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#006 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#006 AffMask: 0x0000000000000040 CPU#006 PhysMask:0x0000000000000fff CPU#006 APIC_ID:0x00000014 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:10 SMT_ID:00 CPU#006 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000040 CPU#006 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000040 CPU#006 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:00000000000000f0, non-inclusive CPU#006 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#006 L1D 4K TLB: 48 entries, full, SMask:0000000000000040 CPU#006 L1I 4K TLB: 64 entries, full, SMask:0000000000000040 CPU#006 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000040 CPU#006 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000040 CPU#007 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#007 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#007 AffMask: 0x0000000000000080 CPU#007 PhysMask:0x0000000000000fff CPU#007 APIC_ID:0x00000016 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:11 SMT_ID:00 CPU#007 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000080 CPU#007 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000080 CPU#007 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:00000000000000f0, non-inclusive CPU#007 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#007 L1D 4K TLB: 48 entries, full, SMask:0000000000000080 CPU#007 L1I 4K TLB: 64 entries, full, SMask:0000000000000080 CPU#007 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000080 CPU#007 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000080 CPU#008 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#008 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#008 AffMask: 0x0000000000000100 CPU#008 PhysMask:0x0000000000000fff CPU#008 APIC_ID:0x00000018 Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:12 SMT_ID:00 CPU#008 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000100 CPU#008 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000100 CPU#008 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:0000000000000f00, non-inclusive CPU#008 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#008 L1D 4K TLB: 48 entries, full, SMask:0000000000000100 CPU#008 L1I 4K TLB: 64 entries, full, SMask:0000000000000100 CPU#008 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000100 CPU#008 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000100 CPU#009 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#009 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#009 AffMask: 0x0000000000000200 CPU#009 PhysMask:0x0000000000000fff CPU#009 APIC_ID:0x0000001a Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:13 SMT_ID:00 CPU#009 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000200 CPU#009 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000200 CPU#009 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:0000000000000f00, non-inclusive CPU#009 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#009 L1D 4K TLB: 48 entries, full, SMask:0000000000000200 CPU#009 L1I 4K TLB: 64 entries, full, SMask:0000000000000200 CPU#009 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000200 CPU#009 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000200 CPU#010 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#010 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#010 AffMask: 0x0000000000000400 CPU#010 PhysMask:0x0000000000000fff CPU#010 APIC_ID:0x0000001c Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:14 SMT_ID:00 CPU#010 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000400 CPU#010 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000400 CPU#010 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:0000000000000f00, non-inclusive CPU#010 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#010 L1D 4K TLB: 48 entries, full, SMask:0000000000000400 CPU#010 L1I 4K TLB: 64 entries, full, SMask:0000000000000400 CPU#010 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000400 CPU#010 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000400 CPU#011 Vendor: GenuineIntel Family: 6 Model: 9a Stepping: 4 CoreType:0x200906a4 CPU#011 Type: "12th Gen Intel(R) Core(TM) i3-1220P" CPU#011 AffMask: 0x0000000000000800 CPU#011 PhysMask:0x0000000000000fff CPU#011 APIC_ID:0x0000001e Socket_ID:00 DieGrp_ID:00 Die_ID:00 Tile_ID:00 Module_ID:00 Core_ID:15 SMT_ID:00 CPU#011 L1I cache: 64KB, 64 byte cache line, 8 way, SMask:0000000000000800 CPU#011 L1D cache: 32KB, 64 byte cache line, 8 way, SMask:0000000000000800 CPU#011 L2 cache: 2048KB, 64 byte cache line, 16 way, SMask:0000000000000f00, non-inclusive CPU#011 L3 cache: 12288KB, 64 byte cache line, 12 way, SMask:0000000000000fff, ADL L3 CPU#011 L1D 4K TLB: 48 entries, full, SMask:0000000000000800 CPU#011 L1I 4K TLB: 64 entries, full, SMask:0000000000000800 CPU#011 L2I+D 4K+2M TLB: 2048 entries, 4 way, SMask:0000000000000800 CPU#011 L2I+D 1G TLB: 8 entries, full, SMask:0000000000000800 Parameters: "--tscratio=0.6993987975951904 " Instruction Latency: Used CPUs: 1 ProcMask: 0x0000000000000400 0 X86 :NOP L: [no true dep.] T: 0.20ns= 0.200c 1 X86 :0x66 NOP L: [no true dep.] T: 0.20ns= 0.200c 2 X86 : 2x 0x66 NOP L: [no true dep.] T: 0.20ns= 0.200c 3 X86 : 3x 0x66 NOP L: [no true dep.] T: 0.20ns= 0.200c 4 X86 : 4x 0x66 NOP L: [no true dep.] T: 0.20ns= 0.200c 5 X86 : 5x 0x66 NOP L: [no true dep.] T: 3.44ns= 3.437c 6 X86 : 6x 0x66 NOP L: [no true dep.] T: 3.53ns= 3.528c 7 X86 : 7x 0x66 NOP L: [no true dep.] T: 3.42ns= 3.410c 8 X86 : 8x 0x66 NOP L: [no true dep.] T: 3.42ns= 3.415c 9 X86 : 9x 0x66 NOP L: [no true dep.] T: 4.93ns= 4.926c 10 X86 :10x 0x66 NOP L: [no true dep.] T: 4.92ns= 4.908c 11 X86 :11x 0x66 NOP L: [no true dep.] T: 4.93ns= 4.920c 12 X86 :12x 0x66 NOP L: [no true dep.] T: 4.92ns= 4.916c 13 X86 :13x 0x66 NOP L: [no true dep.] T: 6.40ns= 6.385c 14 X86 :14x 0x66 NOP L: [no true dep.] T: 6.44ns= 6.425c 15 SSE2 :PAUSE L: [no true dep.] T: 62.65ns= 62.549c 16 X86 :MOV r8, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 17 X86 :MOV r16, imm16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 18 X86 :MOV r32, imm32 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 19 AMD64 :MOV r64, imm64 L: 0.35ns= 0.35c T: 0.36ns= 0.355c 20 X86 :MOV r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 21 X86 :MOV r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 22 X86 :MOV r32, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 23 AMD64 :MOV r64, r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 24 X86 :MOV r8, [m8] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 25 X86 :MOV r16, [m16] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 26 X86 :MOV r32, [m32] L: 3.00ns= 3.00c T: 0.50ns= 0.500c 27 AMD64 :MOV r64, [m64] L: 3.00ns= 3.00c T: 0.50ns= 0.500c 28 X86 :MOV [m8], r8 L: [memory dep.] T: 0.50ns= 0.500c 29 X86 :MOV [m16], r16 L: [memory dep.] T: 0.50ns= 0.500c 30 X86 :MOV [m32], r32 L: [memory dep.] T: 0.50ns= 0.500c 31 X86 :MOV [m32 + 2], r32 L: [memory dep.] T: 0.50ns= 0.500c 32 AMD64 :MOV [m64], r64 L: [memory dep.] T: 0.50ns= 0.500c 33 AMD64 :MOV [m64 + 4], r64 L: [memory dep.] T: 0.50ns= 0.500c 34 X86 :MOV r8,[m8]+MOV [m8],r8 L: 1.00ns= 1.00c T: 0.62ns= 0.624c 35 X86 :MOV r16,[m16]+MOV [m16],r16 L: 1.00ns= 1.00c T: 0.53ns= 0.534c 36 X86 :MOV r32,[m32]+MOV [m32],r32 L: 0.50ns= 0.50c T: 0.52ns= 0.524c 37 AMD64 :MOV r64,[m64]+MOV [m64],r64 L: 0.50ns= 0.50c T: 0.54ns= 0.538c 38 SSE2 :MOVNTI [m32], r32 L: [memory dep.] T: 0.50ns= 0.498c 39 AMD64 :MOVNTI [m64], r64 L: [memory dep.] T: 0.48ns= 0.481c 40 CMOV :CMOVNZ r16, r16 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 41 CMOV :CMOVNZ r32, r32 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 42 AMD64 :CMOVNZ r64, r64 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 43 X86 :MOVSX r16, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 44 X86 :MOVSX r32, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 45 AMD64 :MOVSX r64, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 46 X86 :MOVSX r32, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 47 AMD64 :MOVSX r64, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 48 AMD64 :MOVSXD r64, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 49 X86 :MOVZX r16, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 50 X86 :MOVZX r32, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 51 AMD64 :MOVZX r64, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 52 X86 :MOVZX r32, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 53 AMD64 :MOVZX r64, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 54 X86 :XCHG r8, r8 L: 3.57ns= 3.57c T: 3.58ns= 3.576c 55 X86 :XCHG r16, r16 L: 3.57ns= 3.56c T: 3.57ns= 3.563c 56 X86 :XCHG r32, r32 L: 3.57ns= 3.57c T: 3.51ns= 3.500c 57 AMD64 :XCHG r64, r64 L: 3.57ns= 3.56c T: 3.58ns= 3.574c 58 X86 :XCHG r1_8, r2_8 L: 3.57ns= 3.57c T: 3.56ns= 3.554c 59 X86 :XCHG r1_16, r2_16 L: 3.56ns= 3.56c T: 3.53ns= 3.523c 60 X86 :XCHG r1_32, r2_32 L: 3.57ns= 3.57c T: 3.57ns= 3.564c 61 AMD64 :XCHG r1_64, r2_64 L: 3.57ns= 3.56c T: 3.59ns= 3.580c 62 X86 :XCHG r8, [m8] L: 18.03ns= 18.00c T: 18.03ns= 18.003c 63 X86 :XCHG r16, [m16] L: 18.03ns= 18.00c T: 18.03ns= 18.002c 64 X86 :XCHG r32, [m32] L: 18.03ns= 18.00c T: 18.03ns= 18.003c 65 AMD64 :XCHG r64, [m64] L: 18.02ns= 17.99c T: 18.03ns= 18.003c 66 X86 :ADD r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 67 X86 :ADD r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 68 X86 :ADD r32, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 69 AMD64 :ADD r64, r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 70 X86 :ADD r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 71 X86 :ADD r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 72 X86 :ADD r1_32, r2_32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 73 AMD64 :ADD r1_64, r2_64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 74 X86 :ADD r8, [m8] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 75 X86 :ADD r16, [m16] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 76 X86 :ADD r32, [m32] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 77 AMD64 :ADD r64, [m64] L: 5.00ns= 4.99c T: 0.50ns= 0.500c 78 X86 :ADD [m8], r8 L: 1.00ns= 1.00c T: 0.52ns= 0.519c 79 X86 :ADD [m16], r16 L: 1.00ns= 1.00c T: 0.54ns= 0.540c 80 X86 :ADD [m32], r32 L: 1.00ns= 1.00c T: 0.54ns= 0.534c 81 X86 :ADD [m32 + 2], r32 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 82 AMD64 :ADD [m64], r64 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 83 AMD64 :ADD [m64 + 4], r64 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 84 X86 :LOCK ADD [m8], r8 L: 18.03ns= 18.00c T: 18.03ns= 18.005c 85 X86 :LOCK ADD [m16], r16 L: 18.02ns= 17.99c T: 18.03ns= 18.005c 86 X86 :LOCK ADD [m32], r32 L: 18.02ns= 17.99c T: 18.04ns= 18.006c 87 X86 :LOCK ADD [m32 + 2], r32 L: 18.02ns= 17.99c T: 18.03ns= 17.999c 88 AMD64 :LOCK ADD [m64], r64 L: 18.03ns= 18.00c T: 18.03ns= 18.004c 89 AMD64 :LOCK ADD [m64 + 4], r64 L: 18.02ns= 17.99c T: 18.03ns= 18.002c 90 X86 :ADD r8, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 91 X86 :ADD r16, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 92 X86 :ADD r32, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 93 AMD64 :ADD r64, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 94 X86 :ADD r16, imm16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 95 X86 :ADD r32, imm32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 96 AMD64 :ADD r64, imm32 L: 1.00ns= 1.00c T: 0.27ns= 0.268c 97 X86 :ADD [m8], imm8 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 98 X86 :ADD [m16], imm8 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 99 X86 :ADD [m32], imm8 L: 1.00ns= 1.00c T: 0.50ns= 0.497c 100 AMD64 :ADD [m64], imm8 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 101 X86 :ADD [m16], imm16 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 102 X86 :ADD [m32], imm32 L: 1.00ns= 1.00c T: 0.50ns= 0.500c 103 AMD64 :ADD [m64], imm32 L: 1.00ns= 1.00c T: 0.52ns= 0.515c 104 X86 :ADD al, imm8 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 105 X86 :ADD ax, imm16 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 106 X86 :ADD eax, imm32 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 107 AMD64 :ADD rax, imm32 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 108 X86 :SUB r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 109 X86 :SUB r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 110 X86 :SUB r32, r32 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 111 AMD64 :SUB r64, r64 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 112 X86 :SUB r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 113 X86 :SUB r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 114 X86 :SUB r1_32, r2_32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 115 AMD64 :SUB r1_64, r2_64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 116 X86 :ADC r8, r8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 117 X86 :ADC r16, r16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 118 X86 :ADC r32, r32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 119 AMD64 :ADC r64, r64 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 120 X86 :SBB r8, r8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 121 X86 :SBB r16, r16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 122 X86 :SBB r32, r32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 123 AMD64 :SBB r64, r64 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 124 X86 :SBB r1_8, r2_8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 125 X86 :SBB r1_16, r2_16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 126 X86 :SBB r1_32, r2_32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 127 AMD64 :SBB r1_64, r2_64 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 128 X86 :CMP r8, r8 L: [no true dep.] T: 0.25ns= 0.250c 129 X86 :CMP r16, r16 L: [no true dep.] T: 0.25ns= 0.250c 130 X86 :CMP r32, r32 L: [no true dep.] T: 0.25ns= 0.250c 131 AMD64 :CMP r64, r64 L: [no true dep.] T: 0.25ns= 0.250c 132 X86 :CMP r1_8, r2_8 L: [no true dep.] T: 0.25ns= 0.250c 133 X86 :CMP r1_16, r2_16 L: [no true dep.] T: 0.25ns= 0.250c 134 X86 :CMP r1_32, r2_32 L: [no true dep.] T: 0.25ns= 0.250c 135 AMD64 :CMP r1_64, r2_64 L: [no true dep.] T: 0.25ns= 0.250c 136 X86 :AND r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 137 X86 :AND r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 138 X86 :AND r32, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 139 AMD64 :AND r64, r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 140 X86 :AND r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 141 X86 :AND r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 142 X86 :AND r1_32, r2_32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 143 AMD64 :AND r1_64, r2_64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 144 X86 :OR r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 145 X86 :OR r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 146 X86 :OR r32, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 147 AMD64 :OR r64, r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 148 X86 :OR r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 149 X86 :OR r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 150 X86 :OR r1_32, r2_32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 151 AMD64 :OR r1_64, r2_64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 152 X86 :XOR r8, r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 153 X86 :XOR r16, r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 154 X86 :XOR r32, r32 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 155 AMD64 :XOR r64, r64 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 156 X86 :XOR r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 157 X86 :XOR r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 158 X86 :XOR r1_32, r2_32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 159 AMD64 :XOR r1_64, r2_64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 160 X86 :NEG r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 161 X86 :NEG r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 162 X86 :NEG r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 163 AMD64 :NEG r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 164 X86 :NOT r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 165 X86 :NOT r16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 166 X86 :NOT r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 167 AMD64 :NOT r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 168 X86 :TEST r8, r8 L: [no true dep.] T: 0.25ns= 0.250c 169 X86 :TEST r16, r16 L: [no true dep.] T: 0.25ns= 0.250c 170 X86 :TEST r32, r32 L: [no true dep.] T: 0.25ns= 0.250c 171 AMD64 :TEST r64, r64 L: [no true dep.] T: 0.25ns= 0.250c 172 X86 :TEST r1_8, r2_8 L: [no true dep.] T: 0.25ns= 0.250c 173 X86 :TEST r1_16, r2_16 L: [no true dep.] T: 0.25ns= 0.250c 174 X86 :TEST r1_32, r2_32 L: [no true dep.] T: 0.25ns= 0.250c 175 AMD64 :TEST r1_64, r2_64 L: [no true dep.] T: 0.25ns= 0.250c 176 X86 :BT r16, r16 L: [no true dep.] T: 1.00ns= 1.000c 177 X86 :BT r32, r32 L: [no true dep.] T: 1.00ns= 1.000c 178 AMD64 :BT r64, r64 L: [no true dep.] T: 1.00ns= 1.000c 179 X86 :BT r16, imm8 L: [no true dep.] T: 1.00ns= 1.000c 180 X86 :BT r32, imm8 L: [no true dep.] T: 1.00ns= 1.000c 181 AMD64 :BT r64, imm8 L: [no true dep.] T: 1.00ns= 1.001c 182 X86 :BTC r16, r16 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 183 X86 :BTC r32, r32 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 184 AMD64 :BTC r64, r64 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 185 X86 :BTC r16, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 186 X86 :BTC r32, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 187 AMD64 :BTC r64, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 188 X86 :BTR r16, r16 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 189 X86 :BTR r32, r32 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 190 AMD64 :BTR r64, r64 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 191 X86 :BTR r16, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 192 X86 :BTR r32, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 193 AMD64 :BTR r64, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 194 X86 :BTS r16, r16 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 195 X86 :BTS r32, r32 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 196 AMD64 :BTS r64, r64 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 197 X86 :BTS r16, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 198 X86 :BTS r32, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 199 AMD64 :BTS r64, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 200 X86 :SETC r8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 201 X86 :INC r8 L: 1.06ns= 1.05c T: 1.00ns= 0.999c 202 X86 :INC r16 L: 1.06ns= 1.05c T: 1.00ns= 0.999c 203 X86 :INC r32 L: 1.06ns= 1.05c T: 1.00ns= 0.999c 204 AMD64 :INC r64 L: 1.06ns= 1.05c T: 1.00ns= 0.999c 205 AMD64 :LEA r16, [r64 + r64] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 206 AMD64 :LEA r32, [r64 + r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 207 AMD64 :LEA r64, [r64 + r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 208 AMD64 :LEA r16, [r64 + r64 + disp8] L: 3.61ns= 3.60c T: 3.50ns= 3.498c 209 AMD64 :LEA r32, [r64 + r64 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 210 AMD64 :LEA r64, [r64 + r64 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 211 AMD64 :LEA r16, [r64 + r64 * 8] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 212 AMD64 :LEA r32, [r64 + r64 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 213 AMD64 :LEA r64, [r64 + r64 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 214 AMD64 :LEA r16, [r64 + r64 * 8 + disp8] L: 3.61ns= 3.60c T: 3.50ns= 3.499c 215 AMD64 :LEA r32, [r64 + r64 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 216 AMD64 :LEA r64, [r64 + r64 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 217 X86 :SHL r8, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 218 X86 :SHL r16, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 219 X86 :SHL r32, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 220 AMD64 :SHL r64, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 221 X86 :SHL r8, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 222 X86 :SHL r16, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 223 X86 :SHL r32, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 224 AMD64 :SHL r64, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 225 X86 :SHL r8, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 226 X86 :SHL r16, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 227 X86 :SHL r32, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 228 AMD64 :SHL r64, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 229 X86 :SHR r8, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 230 X86 :SHR r16, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 231 X86 :SHR r32, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 232 AMD64 :SHR r64, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 233 X86 :SHR r8, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 234 X86 :SHR r16, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 235 X86 :SHR r32, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 236 AMD64 :SHR r64, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 237 X86 :SHR r8, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 238 X86 :SHR r16, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 239 X86 :SHR r32, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 240 AMD64 :SHR r64, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 241 X86 :SAR r8, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 242 X86 :SAR r16, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 243 X86 :SAR r32, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 244 AMD64 :SAR r64, 1 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 245 X86 :SAR r8, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 246 X86 :SAR r16, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 247 X86 :SAR r32, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 248 AMD64 :SAR r64, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 249 X86 :SAR r8, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 250 X86 :SAR r16, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 251 X86 :SAR r32, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 252 AMD64 :SAR r64, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 253 X86 :SHLD r1_16, r1_16, imm8 L: 12.73ns= 12.71c T: 13.79ns= 13.772c 254 X86 :SHLD r1_32, r1_32, imm8 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 255 AMD64 :SHLD r1_64, r1_64, imm8 L: 12.18ns= 12.16c T: 12.57ns= 12.549c 256 X86 :SHLD r1_16, r1_16, cl L: 12.85ns= 12.83c T: 13.60ns= 13.583c 257 X86 :SHLD r1_32, r1_32, cl L: 3.44ns= 3.43c T: 3.57ns= 3.563c 258 AMD64 :SHLD r1_64, r1_64, cl L: 11.87ns= 11.85c T: 13.10ns= 13.083c 259 X86 :SHRD r1_16, r1_16, imm8 L: 11.05ns= 11.03c T: 11.73ns= 11.714c 260 X86 :SHRD r1_32, r1_32, imm8 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 261 AMD64 :SHRD r1_64, r1_64, imm8 L: 13.62ns= 13.60c T: 14.57ns= 14.543c 262 X86 :SHRD r1_16, r1_16, cl L: 11.04ns= 11.02c T: 11.60ns= 11.580c 263 X86 :SHRD r1_32, r1_32, cl L: 3.44ns= 3.44c T: 3.56ns= 3.556c 264 AMD64 :SHRD r1_64, r1_64, cl L: 13.95ns= 13.92c T: 15.07ns= 15.050c 265 X86 :ROL r8, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 266 X86 :ROL r16, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 267 X86 :ROL r32, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 268 AMD64 :ROL r64, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 269 X86 :ROL r8, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 270 X86 :ROL r16, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 271 X86 :ROL r32, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 272 AMD64 :ROL r64, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 273 X86 :ROL r8, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 274 X86 :ROL r16, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 275 X86 :ROL r32, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 276 AMD64 :ROL r64, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 277 X86 :ROR r8, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 278 X86 :ROR r16, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 279 X86 :ROR r32, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 280 AMD64 :ROR r64, 1 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 281 X86 :ROR r8, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 282 X86 :ROR r16, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 283 X86 :ROR r32, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 284 AMD64 :ROR r64, imm8 L: 1.00ns= 1.00c T: 1.00ns= 0.999c 285 X86 :ROR r8, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 286 X86 :ROR r16, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 287 X86 :ROR r32, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 288 AMD64 :ROR r64, cl L: 1.00ns= 1.00c T: 1.00ns= 1.000c 289 X86 :RCL r8, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 290 X86 :RCL r16, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 291 X86 :RCL r32, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 292 AMD64 :RCL r64, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 293 X86 :RCL r8, imm8 L: 10.11ns= 10.09c T: 10.88ns= 10.867c 294 X86 :RCL r16, imm8 L: 10.32ns= 10.30c T: 10.78ns= 10.759c 295 X86 :RCL r32, imm8 L: 10.11ns= 10.09c T: 10.81ns= 10.788c 296 AMD64 :RCL r64, imm8 L: 9.93ns= 9.91c T: 11.06ns= 11.038c 297 X86 :RCL r8, cl L: 10.55ns= 10.54c T: 10.67ns= 10.650c 298 X86 :RCL r16, cl L: 10.11ns= 10.09c T: 10.69ns= 10.676c 299 X86 :RCL r32, cl L: 10.41ns= 10.40c T: 10.64ns= 10.626c 300 AMD64 :RCL r64, cl L: 10.18ns= 10.16c T: 10.66ns= 10.644c 301 X86 :RCR r8, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 302 X86 :RCR r16, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 303 X86 :RCR r32, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 304 AMD64 :RCR r64, 1 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 305 X86 :RCR r8, imm8 L: 10.11ns= 10.09c T: 10.88ns= 10.858c 306 X86 :RCR r16, imm8 L: 9.84ns= 9.82c T: 10.75ns= 10.731c 307 X86 :RCR r32, imm8 L: 10.11ns= 10.09c T: 10.80ns= 10.779c 308 AMD64 :RCR r64, imm8 L: 10.30ns= 10.29c T: 11.06ns= 11.046c 309 X86 :RCR r8, cl L: 10.47ns= 10.46c T: 10.72ns= 10.704c 310 X86 :RCR r16, cl L: 10.11ns= 10.09c T: 10.70ns= 10.683c 311 X86 :RCR r32, cl L: 10.54ns= 10.53c T: 10.60ns= 10.580c 312 AMD64 :RCR r64, cl L: 10.11ns= 10.09c T: 10.66ns= 10.643c 313 X86 :BSF r16, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 314 X86 :BSF r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 315 AMD64 :BSF r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 316 X86 :BSR r16, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 317 X86 :BSR r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 318 AMD64 :BSR r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 319 X86 :BSWAP r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 320 AMD64 :BSWAP r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 321 MOVBE :MOVBE r16, [m16] L: 5.01ns= 5.00c T: 0.50ns= 0.500c 322 MOVBE :MOVBE r32, [m32] L: 5.01ns= 5.00c T: 0.50ns= 0.500c 323 MOVBE_X64 :MOVBE r64, [m64] L: 5.01ns= 5.00c T: 0.50ns= 0.500c 324 MOVBE :MOVBE [m16], r16 L: [memory dep.] T: 0.50ns= 0.500c 325 MOVBE :MOVBE [m32], r32 L: [memory dep.] T: 0.50ns= 0.500c 326 MOVBE_X64 :MOVBE [m64], r64 L: [memory dep.] T: 0.50ns= 0.500c 327 X86 :IMUL r16, r16 L: 4.00ns= 4.00c T: 3.59ns= 3.582c 328 X86 :IMUL r32, r32 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 329 AMD64 :IMUL r64, r64 L: 5.00ns= 4.99c T: 0.52ns= 0.520c 330 X86 :IMUL r16, r16, imm8 L: 4.00ns= 4.00c T: 3.56ns= 3.557c 331 X86 :IMUL r32, r32, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 332 AMD64 :IMUL r64, r64, imm8 L: 5.00ns= 4.99c T: 0.52ns= 0.520c 333 X86 :IMUL r16, r16, imm16 L: 4.00ns= 4.00c T: 3.59ns= 3.589c 334 X86 :IMUL r32, r32, imm32 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 335 AMD64 :IMUL r64, r64, imm32 L: 5.01ns= 5.00c T: 0.52ns= 0.520c 336 X86 :IMUL r8l al/eax upd L: 3.00ns= 3.00c T: 0.50ns= 0.500c 337 X86 :IMUL r16 ax/eax upd L: 4.75ns= 4.74c T: 4.88ns= 4.870c 338 X86 :IMUL r32 eax/eax upd L: 3.91ns= 3.90c T: 1.00ns= 1.000c 339 AMD64 :IMUL r64 rax/eax upd L: 5.80ns= 5.79c T: 1.00ns= 1.000c 340 X86 :MUL r8l al/eax upd L: 3.00ns= 3.00c T: 0.50ns= 0.500c 341 X86 :MUL r16 ax/eax upd L: 4.75ns= 4.74c T: 4.89ns= 4.878c 342 X86 :MUL r32 eax/eax upd L: 3.90ns= 3.90c T: 1.00ns= 1.000c 343 AMD64 :MUL r64 rax/eax upd L: 5.80ns= 5.79c T: 1.00ns= 1.000c 344 X86 :IMUL r8l ah/eax upd L: 3.00ns= 3.00c T: 0.50ns= 0.501c 345 X86 :IMUL r16 dx/eax upd L: 5.01ns= 5.00c T: 4.88ns= 4.874c 346 X86 :IMUL r32 edx/eax upd L: 4.00ns= 4.00c T: 1.00ns= 1.001c 347 AMD64 :IMUL r64 rdx/eax upd L: 6.01ns= 6.00c T: 1.00ns= 1.000c 348 X86 :MUL r8l ah/eax upd L: 3.00ns= 3.00c T: 0.50ns= 0.501c 349 X86 :MUL r16 dx/eax upd L: 5.01ns= 5.00c T: 4.89ns= 4.877c 350 X86 :MUL r32 edx/eax upd L: 4.00ns= 4.00c T: 1.00ns= 1.000c 351 AMD64 :MUL r64 rdx/eax upd L: 6.01ns= 6.00c T: 1.00ns= 1.000c 352 X86 :IDIV r8l 14/ 7b L: 12.97ns= 12.95c T: 6.51ns= 6.499c 353 X86 :IDIV r8l 12/ 6b L: 11.97ns= 11.95c T: 6.01ns= 5.999c 354 X86 :IDIV r8l 7/ 7b L: [no true dep.] T: 5.01ns= 4.999c 355 X86 :IDIV r8l 4/ 7b L: [no true dep.] T: 5.01ns= 4.999c 356 X86 :IDIV r8l 0/ 7b L: [no true dep.] T: 5.01ns= 4.999c 357 X86 :IDIV r8l 11/ 4b L: [no true dep.] T: 6.51ns= 6.499c 358 X86 :IDIV r8l 8/ 4b L: [no true dep.] T: 5.51ns= 5.499c 359 X86 :IDIV r8l 4/ 4b L: [no true dep.] T: 5.01ns= 4.999c 360 X86 :IDIV r8l 0/ 4b L: [no true dep.] T: 5.01ns= 4.999c 361 X86 :IDIV r8l 2^12 /2^6 L: [no true dep.] T: 6.01ns= 5.999c 362 X86 :IDIV r8l 1/ 1 no upd L: 9.96ns= 9.94c T: 9.96ns= 9.949c 363 X86 :IDIV r8l 1/ 1 EAX upd L: [no true dep.] T: 5.01ns= 4.999c 364 X86 :IDIV r16 30/15b L: 19.17ns= 19.14c T: 9.52ns= 9.500c 365 X86 :IDIV r16 26/13b L: 18.17ns= 18.14c T: 9.01ns= 8.999c 366 X86 :IDIV r16 15/15b L: [no true dep.] T: 6.01ns= 5.999c 367 X86 :IDIV r16 8/15b L: [no true dep.] T: 6.01ns= 6.000c 368 X86 :IDIV r16 0/15b L: [no true dep.] T: 6.01ns= 5.999c 369 X86 :IDIV r16 23/ 8b L: [no true dep.] T: 9.52ns= 9.500c 370 X86 :IDIV r16 16/ 8b L: [no true dep.] T: 7.51ns= 7.500c 371 X86 :IDIV r16 8/ 8b L: [no true dep.] T: 6.01ns= 5.999c 372 X86 :IDIV r16 0/ 8b L: [no true dep.] T: 6.01ns= 5.999c 373 X86 :IDIV r16 2^28 /2^14 L: [no true dep.] T: 9.01ns= 9.000c 374 X86 :IDIV r16 1/ 1 no upd L: 12.14ns= 12.12c T: 11.76ns= 11.745c 375 X86 :IDIV r16 1/ 1 rAX upd L: 11.40ns= 11.38c T: 11.47ns= 11.449c 376 X86 :IDIV r16 1/ 1 rDX upd L: 12.29ns= 12.27c T: 11.80ns= 11.782c 377 X86 :IDIV r32 62/31b L: 27.19ns= 27.15c T: 13.52ns= 13.500c 378 X86 :IDIV r32 56/28b L: 25.22ns= 25.18c T: 12.52ns= 12.500c 379 X86 :IDIV r32 48/31b L: [no true dep.] T: 10.02ns= 9.999c 380 X86 :IDIV r32 31/31b L: [no true dep.] T: 6.01ns= 5.999c 381 X86 :IDIV r32 16/31b L: [no true dep.] T: 6.01ns= 6.000c 382 X86 :IDIV r32 0/31b L: [no true dep.] T: 6.01ns= 5.999c 383 X86 :IDIV r32 47/16b L: [no true dep.] T: 13.52ns= 13.498c 384 X86 :IDIV r32 32/16b L: [no true dep.] T: 9.51ns= 9.499c 385 X86 :IDIV r32 16/16b L: [no true dep.] T: 6.01ns= 5.999c 386 X86 :IDIV r32 0/16b L: [no true dep.] T: 6.01ns= 5.999c 387 X86 :IDIV r32 2^60 /2^30 L: [no true dep.] T: 13.02ns= 12.999c 388 X86 :IDIV r32 1/ 1 no upd L: 12.17ns= 12.15c T: 11.76ns= 11.743c 389 X86 :IDIV r32 1/ 1 rAX upd L: 11.41ns= 11.39c T: 11.44ns= 11.424c 390 X86 :IDIV r32 1/ 1 rDX upd L: 12.29ns= 12.27c T: 11.82ns= 11.803c 391 AMD64 :IDIV r64 126/63b L: 43.20ns= 43.13c T: 21.53ns= 21.499c 392 AMD64 :IDIV r64 126/63b L: 43.20ns= 43.13c T: 21.53ns= 21.497c 393 AMD64 :IDIV r64 96/63b L: [no true dep.] T: 14.02ns= 13.998c 394 AMD64 :IDIV r64 63/63b L: [no true dep.] T: 6.01ns= 5.999c 395 AMD64 :IDIV r64 32/63b L: [no true dep.] T: 6.01ns= 6.000c 396 AMD64 :IDIV r64 0/63b L: [no true dep.] T: 6.01ns= 6.000c 397 AMD64 :IDIV r64 95/32b L: [no true dep.] T: 21.54ns= 21.502c 398 AMD64 :IDIV r64 64/32b L: [no true dep.] T: 13.52ns= 13.498c 399 AMD64 :IDIV r64 32/32b L: [no true dep.] T: 6.01ns= 5.999c 400 AMD64 :IDIV r64 0/32b L: [no true dep.] T: 6.01ns= 6.000c 401 AMD64 :IDIV r64 2^124/2^62 L: [no true dep.] T: 21.03ns= 21.001c 402 AMD64 :IDIV r64 1/ 1 no upd L: 12.17ns= 12.15c T: 11.82ns= 11.799c 403 AMD64 :IDIV r64 1/ 1 rAX upd L: 11.40ns= 11.38c T: 11.53ns= 11.507c 404 AMD64 :IDIV r64 1/ 1 rDX upd L: 12.29ns= 12.27c T: 11.79ns= 11.775c 405 X86 :DIV r8l 16/ 8b L: 12.97ns= 12.95c T: 6.51ns= 6.499c 406 X86 :DIV r8l 12/ 8b L: [no true dep.] T: 5.51ns= 5.499c 407 X86 :DIV r8l 8/ 8b L: [no true dep.] T: 5.01ns= 4.999c 408 X86 :DIV r8l 4/ 8b L: [no true dep.] T: 5.01ns= 4.999c 409 X86 :DIV r8l 0/ 8b L: [no true dep.] T: 5.01ns= 4.999c 410 X86 :DIV r8l 12/ 4b L: [no true dep.] T: 6.51ns= 6.499c 411 X86 :DIV r8l 8/ 4b L: [no true dep.] T: 5.51ns= 5.499c 412 X86 :DIV r8l 4/ 4b L: [no true dep.] T: 5.01ns= 4.999c 413 X86 :DIV r8l 0/ 4b L: [no true dep.] T: 5.01ns= 4.999c 414 X86 :DIV r8l 2^14 /2^7 L: [no true dep.] T: 6.51ns= 6.499c 415 X86 :DIV r8l 1/ 1 no upd L: 9.97ns= 9.95c T: 9.96ns= 9.949c 416 X86 :DIV r8l 1/ 1 EAX upd L: [no true dep.] T: 5.01ns= 4.999c 417 X86 :DIV r16 32/16b L: 19.17ns= 19.14c T: 9.51ns= 9.499c 418 X86 :DIV r16 30/15b L: 19.17ns= 19.14c T: 9.51ns= 9.499c 419 X86 :DIV r16 24/16b L: [no true dep.] T: 7.51ns= 7.499c 420 X86 :DIV r16 16/16b L: [no true dep.] T: 6.01ns= 5.999c 421 X86 :DIV r16 8/16b L: [no true dep.] T: 6.01ns= 5.999c 422 X86 :DIV r16 0/16b L: [no true dep.] T: 6.01ns= 5.999c 423 X86 :DIV r16 24/ 8b L: [no true dep.] T: 9.52ns= 9.500c 424 X86 :DIV r16 16/ 8b L: [no true dep.] T: 7.51ns= 7.499c 425 X86 :DIV r16 8/ 8b L: [no true dep.] T: 6.01ns= 5.999c 426 X86 :DIV r16 0/ 8b L: [no true dep.] T: 6.01ns= 5.999c 427 X86 :DIV r16 2^30 /2^15 L: [no true dep.] T: 9.52ns= 9.500c 428 X86 :DIV r16 1/ 1 no upd L: 12.17ns= 12.15c T: 11.77ns= 11.754c 429 X86 :DIV r16 1/ 1 rAX upd L: 11.40ns= 11.38c T: 11.45ns= 11.429c 430 X86 :DIV r32 64/32b L: 27.19ns= 27.15c T: 13.52ns= 13.499c 431 X86 :DIV r32 62/31b L: 27.19ns= 27.15c T: 13.52ns= 13.498c 432 X86 :DIV r32 48/32b L: [no true dep.] T: 9.51ns= 9.499c 433 X86 :DIV r32 32/32b L: [no true dep.] T: 6.01ns= 5.999c 434 X86 :DIV r32 16/32b L: [no true dep.] T: 6.01ns= 5.999c 435 X86 :DIV r32 0/32b L: [no true dep.] T: 6.01ns= 5.999c 436 X86 :DIV r32 48/16b L: [no true dep.] T: 13.52ns= 13.498c 437 X86 :DIV r32 32/16b L: [no true dep.] T: 9.52ns= 9.501c 438 X86 :DIV r32 16/16b L: [no true dep.] T: 6.01ns= 6.000c 439 X86 :DIV r32 0/16b L: [no true dep.] T: 6.01ns= 5.999c 440 X86 :DIV r32 2^62 /2^31 L: [no true dep.] T: 13.52ns= 13.498c 441 X86 :DIV r32 1/ 1 no upd L: 12.17ns= 12.15c T: 11.76ns= 11.744c 442 X86 :DIV r32 1/ 1 rAX upd L: 11.41ns= 11.39c T: 11.45ns= 11.429c 443 X86 :DIV r32 1/ 1 rDX upd L: 12.29ns= 12.27c T: 11.82ns= 11.802c 444 AMD64 :DIV r64 128/64b L: 43.20ns= 43.13c T: 21.54ns= 21.500c 445 AMD64 :DIV r64 126/63b L: 43.20ns= 43.13c T: 21.54ns= 21.500c 446 AMD64 :DIV r64 96/64b L: [no true dep.] T: 13.52ns= 13.500c 447 AMD64 :DIV r64 64/64b L: [no true dep.] T: 6.01ns= 5.999c 448 AMD64 :DIV r64 32/64b L: [no true dep.] T: 6.01ns= 5.999c 449 AMD64 :DIV r64 0/64b L: [no true dep.] T: 6.01ns= 5.999c 450 AMD64 :DIV r64 96/32b L: [no true dep.] T: 21.54ns= 21.502c 451 AMD64 :DIV r64 64/32b L: [no true dep.] T: 13.52ns= 13.498c 452 AMD64 :DIV r64 32/32b L: [no true dep.] T: 6.01ns= 5.999c 453 AMD64 :DIV r64 0/32b L: [no true dep.] T: 6.01ns= 5.999c 454 AMD64 :DIV r64 2^126/2^63 L: [no true dep.] T: 21.54ns= 21.502c 455 AMD64 :DIV r64 1/ 1 no upd L: 12.17ns= 12.15c T: 11.83ns= 11.816c 456 AMD64 :DIV r64 1/ 1 rAX upd L: 11.40ns= 11.38c T: 11.52ns= 11.505c 457 AMD64 :DIV r64 1/ 1 rDX upd L: 12.29ns= 12.27c T: 11.79ns= 11.772c 458 X86 :CBW L: 1.00ns= 1.00c T: 1.00ns= 1.000c 459 X86 :CWDE L: 1.00ns= 1.00c T: 1.00ns= 1.000c 460 AMD64 :CDQE L: 1.00ns= 1.00c T: 1.00ns= 1.000c 461 X86 :CWD L: 3.54ns= 3.54c T: 3.52ns= 3.516c 462 X86 :CDQ L: 0.25ns= 0.25c T: 0.25ns= 0.250c 463 AMD64 :CQO L: 0.25ns= 0.25c T: 0.25ns= 0.250c 464 X86 :CLC L: 0.84ns= 0.84c T: 1.00ns= 0.996c 465 X86 :STC L: 0.84ns= 0.84c T: 1.00ns= 0.996c 466 X86 :CMC L: 0.84ns= 0.84c T: 1.00ns= 0.996c 467 X86 :CLD L: 0.20ns= 0.20c T: 0.20ns= 0.200c 468 X86 :STD L: 0.20ns= 0.20c T: 0.20ns= 0.200c 475 LAHF :LAHF L: 1.00ns= 1.00c T: 1.00ns= 1.000c 476 LAHF :SAHF L: 0.84ns= 0.84c T: 1.00ns= 0.996c 483 X86 :PUSH r16 L: [no true dep.] T: 0.50ns= 0.500c 484 X86 :POP r16 L: [no true dep.] T: 3.56ns= 3.553c 485 X86 :PUSH r16 + POP r16 L: 7.01ns= 7.00c T: 3.56ns= 3.554c 486 AMD64 :PUSH r64 L: [no true dep.] T: 0.61ns= 0.611c 487 AMD64 :POP r64 L: [no true dep.] T: 0.50ns= 0.501c 488 AMD64 :PUSH r64 + POP r64 L: 0.52ns= 0.52c T: 0.91ns= 0.910c 489 AMD64 :PUSH imm8 L: [no true dep.] T: 0.61ns= 0.613c 490 AMD64 :PUSH imm8 + POP r64 L: 0.52ns= 0.52c T: 0.50ns= 0.500c 491 AMD64 :PUSH imm32 L: [no true dep.] T: 0.59ns= 0.585c 492 AMD64 :PUSH imm32 + POP r64 L: 0.52ns= 0.52c T: 0.50ns= 0.500c 493 X86 :PUSH [m16] L: [no true dep.] T: 0.51ns= 0.508c 494 X86 :POP [m16] L: [no true dep.] T: 4.75ns= 4.742c 495 X86 :PUSH [m16] + POP [m16] L: 12.02ns= 12.00c T: 4.95ns= 4.945c 496 AMD64 :PUSH [m64] L: [no true dep.] T: 0.57ns= 0.569c 497 AMD64 :POP [m64] L: [no true dep.] T: 4.75ns= 4.741c 498 AMD64 :PUSH [m64] + POP [m64] L: 12.02ns= 12.00c T: 4.95ns= 4.937c 499 X86 :PUSHF L: [no true dep.] T: 4.75ns= 4.741c 501 X86 :PUSHF + POPF L: 38.31ns= 38.25c T: 38.48ns= 38.420c 502 AMD64 :PUSHFQ L: [no true dep.] T: 4.85ns= 4.844c 504 AMD64 :PUSHFQ + POPFQ L: 38.31ns= 38.25c T: 38.48ns= 38.416c 505 X86 :CMPSB L: 4.87ns= 4.87c T: 4.88ns= 4.872c 506 X86 :CMPSW L: 4.83ns= 4.83c T: 4.77ns= 4.763c 507 X86 :CMPSD L: 4.87ns= 4.87c T: 4.88ns= 4.872c 508 AMD64 :CMPSQ L: 4.83ns= 4.83c T: 4.77ns= 4.766c 509 X86 :REPE CMPSB BW in L1D: 0.67 B/c 664MiB/s 510 X86 :REPE CMPSW BW in L1D: 1.33 B/c 1330MiB/s 511 X86 :REPE CMPSD BW in L1D: 2.66 B/c 2657MiB/s 512 AMD64 :REPE CMPSQ BW in L1D: 5.31 B/c 5302MiB/s 513 X86 :LODSB L: 3.56ns= 3.55c T: 3.56ns= 3.551c 514 X86 :LODSW L: 3.58ns= 3.57c T: 3.56ns= 3.556c 515 X86 :LODSD L: 3.56ns= 3.55c T: 3.56ns= 3.553c 516 AMD64 :LODSQ L: 3.58ns= 3.57c T: 3.56ns= 3.555c 517 X86 :REP LODSB BW in L1D: 0.50 B/c 497MiB/s 518 X86 :REP LODSW BW in L1D: 1.00 B/c 998MiB/s 519 X86 :REP LODSD BW in L1D: 2.00 B/c 1994MiB/s 520 AMD64 :REP LODSQ BW in L1D: 3.99 B/c 3982MiB/s 521 X86 :STOSB L: 3.52ns= 3.51c T: 3.56ns= 3.558c 522 X86 :STOSW L: 3.54ns= 3.54c T: 3.56ns= 3.551c 523 X86 :STOSD L: 3.53ns= 3.52c T: 3.56ns= 3.557c 524 AMD64 :STOSQ L: 3.54ns= 3.54c T: 3.56ns= 3.556c 525 X86 :REP STOSB BW in L1D:15.70 B/c 15670MiB/s 526 X86 :REP STOSW BW in L1D:15.70 B/c 15670MiB/s 527 X86 :REP STOSD BW in L1D:15.64 B/c 15613MiB/s 528 AMD64 :REP STOSQ BW in L1D:15.69 B/c 15665MiB/s 529 X86 :MOVSB L: 4.84ns= 4.83c T: 4.85ns= 4.847c 530 X86 :MOVSW L: 4.82ns= 4.81c T: 4.78ns= 4.769c 531 X86 :MOVSD L: 4.84ns= 4.83c T: 4.85ns= 4.847c 532 AMD64 :MOVSQ L: 4.82ns= 4.81c T: 4.77ns= 4.763c 533 X86 :REP MOVSB BW in L1D:30.80 B/c 30753MiB/s 534 X86 :REP MOVSW BW in L1D:30.80 B/c 30753MiB/s 535 X86 :REP MOVSD BW in L1D:30.80 B/c 30753MiB/s 536 AMD64 :REP MOVSQ BW in L1D:30.80 B/c 30753MiB/s 537 X86 :SCASB L: 3.56ns= 3.55c T: 3.56ns= 3.556c 538 X86 :SCASW L: 3.58ns= 3.57c T: 3.56ns= 3.557c 539 X86 :SCASD L: 3.56ns= 3.55c T: 3.56ns= 3.555c 540 AMD64 :SCASQ L: 3.58ns= 3.57c T: 3.56ns= 3.554c 541 X86 :REPNE SCASB BW in L1D: 0.50 B/c 497MiB/s 542 X86 :REPNE SCASW BW in L1D: 1.00 B/c 997MiB/s 543 X86 :REPNE SCASD BW in L1D: 2.00 B/c 1992MiB/s 544 AMD64 :REPNE SCASQ BW in L1D: 3.98 B/c 3975MiB/s 545 X86 :XADD r8, r8 L: 3.57ns= 3.56c T: 3.57ns= 3.562c 546 X86 :XADD r16, r16 L: 3.57ns= 3.56c T: 3.50ns= 3.499c 547 X86 :XADD r32, r32 L: 3.57ns= 3.56c T: 3.55ns= 3.539c 548 AMD64 :XADD r64, r64 L: 3.57ns= 3.56c T: 3.58ns= 3.573c 549 X86 :CMPXCHG r8, r8 L: 5.05ns= 5.04c T: 5.02ns= 5.010c 550 X86 :CMPXCHG r16, r16 L: 5.06ns= 5.05c T: 5.02ns= 5.010c 551 X86 :CMPXCHG r32, r32 L: 4.82ns= 4.81c T: 4.95ns= 4.943c 552 AMD64 :CMPXCHG r64, r64 L: 4.85ns= 4.84c T: 4.95ns= 4.943c 553 CMPX8 :CMPXCHG8B L: 10.25ns= 10.23c T: 8.81ns= 8.794c 554 CMPX16 :CMPXCHG16B L: 26.04ns= 25.99c T: 9.69ns= 9.670c 555 X86 :RDTSC L: [no true dep.] T: 31.19ns= 31.141c 556 X86 :CPUID (EAX = 0) L: 342.11ns= 341.55c T: 342.88ns= 342.325c 557 X86 :CPUID (EAX = 1) L: 715.21ns= 714.05c T: 718.24ns= 717.076c 558 POPCNT :POPCNT r16, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 559 POPCNT :POPCNT r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 560 POPCNT_X64 :POPCNT r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 561 ABM :LZCNT r16, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 562 ABM :LZCNT r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 563 ABM_X64 :LZCNT r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 564 SSE4.2 :CRC32 r32, r8 L: 3.00ns= 3.00c T: 1.26ns= 1.260c 565 SSE4.2 :CRC32 r32, r16 L: 3.00ns= 3.00c T: 1.38ns= 1.374c 566 SSE4.2 :CRC32 r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 567 SSE42_X64 :CRC32 r64, r8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 568 SSE42_X64 :CRC32 r64, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 569 X87 :FNOP L: [no true dep.] T: 0.50ns= 0.500c 570 X87 :FXCH st(i) L: 1.00ns= 1.00c T: 1.00ns= 1.000c 571 X87 :FCHS L: 1.00ns= 1.00c T: 1.00ns= 1.000c 572 X87 :FABS L: 1.00ns= 1.00c T: 1.00ns= 1.000c 573 X87 :FTST L: [no true dep.] T: 1.00ns= 1.000c 574 X87 :FXAM L: [no true dep.] T: 1.00ns= 1.000c 575 CMOV :FCMOVE st, st(i) L: 4.83ns= 4.83c T: 4.76ns= 4.756c 576 X87 :FADD st(i), st (st = 0.0) L: 3.00ns= 3.00c T: 1.00ns= 1.000c 577 X87 :FADD st(i), st L: 3.00ns= 3.00c T: 1.00ns= 1.000c 578 X87 :FADD st, st(i), FXCH st(i) L: 7.01ns= 7.00c T: 2.08ns= 2.073c 579 X87 :FMUL st(i), st (st = 0.0) L: 5.01ns= 5.00c T: 2.00ns= 2.000c 580 X87 :FMUL st(i), st L: 5.01ns= 5.00c T: 2.00ns= 2.000c 581 X87 :FMUL st, st(i), FXCH st(i) L: 8.01ns= 8.00c T: 3.00ns= 3.000c 582 X87 :FMUL + FADD st, st(i) L: 8.01ns= 8.00c T: [not enough reg] 583 X87 :FMUL st(2i) FADD st(2i+1) L: 5.01ns= 5.00c T: [not enough reg] 584 X87 :FDIV32 st(i), st L: 11.02ns= 11.00c T: 6.01ns= 5.999c 585 X87 :FDIV64 st(i), st L: 13.02ns= 13.00c T: 8.01ns= 7.999c 586 X87 :FDIV80 st(i), st L: 14.02ns= 14.00c T: 9.01ns= 9.000c 587 X87 :FDIV80 (0.0l/x) L: 14.02ns= 14.00c T: 9.01ns= 9.000c 588 X87 :FDIV80 (x/1.0l) L: 14.02ns= 14.00c T: 9.01ns= 9.000c 589 X87 :FDIV80 (x/2.0l) L: 14.02ns= 14.00c T: 9.01ns= 8.999c 590 X87 :FDIV80 (x/0.5l) L: 14.02ns= 14.00c T: 9.01ns= 9.000c 591 X87 :FSQRT32 st L: 11.02ns= 11.00c T: 6.01ns= 5.999c 592 X87 :FSQRT64 st L: 17.03ns= 17.00c T: 12.02ns= 12.000c 593 X87 :FSQRT80 st L: 19.03ns= 19.00c T: 14.02ns= 14.000c 594 X87 :FSQRT80 (0.0l) L: 19.03ns= 19.00c T: 14.02ns= 14.000c 595 X87 :FSQRT80 (1.0l) L: 19.03ns= 19.00c T: 14.02ns= 14.000c 596 X87 :FDECSTP L: [no true dep.] T: 0.50ns= 0.500c 597 X87 :FINCSTP L: [no true dep.] T: 0.50ns= 0.500c 598 X87 :FCOM st(i) L: [no true dep.] T: 1.00ns= 1.000c 599 CMOV :FCOMI st, st(i) L: [no true dep.] T: 1.00ns= 1.000c 600 X87 :FSIN80 (0.0) L: 61.69ns= 61.59c T: 62.25ns= 62.153c 601 X87 :FSIN80 (0.0) + FADD L: 62.20ns= 62.10c T: 62.40ns= 62.296c 602 X87 :FSIN80 (1.0) + FADD L: 155.61ns= 155.35c T: 157.11ns= 156.858c 603 X87 :FSIN80 (4Pi) + FADD L: 152.29ns= 152.05c T: 152.69ns= 152.444c 604 X87 :FSIN80 (2Pi) + FADD L: 152.30ns= 152.05c T: 152.73ns= 152.477c 605 X87 :FSIN80 (Pi) + FADD L: 152.30ns= 152.05c T: 152.72ns= 152.471c 606 X87 :FSIN80 (Pi/2) + FADD L: 171.82ns= 171.54c T: 172.49ns= 172.207c 607 X87 :FSIN80 (Pi/4) + FADD L: 162.64ns= 162.38c T: 164.20ns= 163.937c 608 X87 :FSIN80 (Pi/8) + FADD L: 126.19ns= 125.98c T: 126.86ns= 126.649c 609 X87 :FSIN80 (Pi/16) + FADD L: 159.31ns= 159.05c T: 159.72ns= 159.461c 610 X87 :FSIN80 (Pi/32) + FADD L: 159.31ns= 159.05c T: 159.78ns= 159.517c 611 X87 :FCOS80 (0.73908513...) L: 150.35ns= 150.11c T: 155.26ns= 155.004c 612 X87 :FCOS80 (0.73908513...)+FADD L: 156.99ns= 156.73c T: 159.83ns= 159.573c 613 X87 :FCOS80 (0.0) + FADD L: 63.45ns= 63.35c T: 63.67ns= 63.571c 614 X87 :FCOS80 (1.0) + FADD L: 116.67ns= 116.48c T: 119.29ns= 119.095c 615 X87 :FCOS80 (4Pi) + FADD L: 168.36ns= 168.09c T: 171.60ns= 171.324c 616 X87 :FCOS80 (2Pi) + FADD L: 168.39ns= 168.12c T: 171.61ns= 171.334c 617 X87 :FCOS80 (Pi) + FADD L: 168.36ns= 168.08c T: 171.61ns= 171.327c 618 X87 :FCOS80 (Pi/2) + FADD L: 149.47ns= 149.23c T: 152.29ns= 152.046c 619 X87 :FCOS80 (Pi/4) + FADD L: 123.68ns= 123.48c T: 126.32ns= 126.112c 620 X87 :FCOS80 (Pi/8) + FADD L: 156.98ns= 156.73c T: 159.81ns= 159.548c 621 X87 :FCOS80 (Pi/16) + FADD L: 175.48ns= 175.19c T: 178.59ns= 178.300c 622 X87 :FCOS80 (Pi/32) + FADD L: 175.51ns= 175.22c T: 178.64ns= 178.350c 623 MMX :EMMS L: 1.00ns= 1.00c T: 1.00ns= 1.000c 624 MMX :MOVD r32, mm L: [diff. reg. set] T: 1.00ns= 1.000c 625 MMX :MOVD mm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 626 MMX :MOVD r32, mm+MOVD mm, r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 627 AMD64 :MOVD r64, mm L: [diff. reg. set] T: 1.00ns= 1.000c 628 AMD64 :MOVD mm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 629 AMD64 :MOVD r64, mm+MOVD mm, r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 630 MMX :MOVD mm, [m32] L: [memory dep.] T: 0.50ns= 0.500c 631 MMX :MOVD [m32], mm L: [memory dep.] T: 0.50ns= 0.500c 632 MMX :MOVD mm,[m32]+MOVD [m32],mm L: 7.59ns= 7.57c T: 1.00ns= 1.000c 633 MMX :MOVQ mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 634 MMX :MOVQ mm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 635 MMX :MOVQ [m64], mm L: [memory dep.] T: 0.52ns= 0.520c 636 MMX :MOVQ mm,[m64]+MOVQ [m64],mm L: 7.56ns= 7.55c T: 1.00ns= 1.000c 637 SSE :MOVNTQ [m64], mm L: [memory dep.] T: 0.50ns= 0.498c 638 SSE :PMOVMSKB r32, mm L: [diff. reg. set] T: 1.00ns= 1.000c 639 AMD64 :PMOVMSKB r64, mm L: [diff. reg. set] T: 1.00ns= 1.000c 640 SSE :MASKMOVQ mm, mm L: [memory dep.] T: 1.00ns= 1.000c 641 MMX :PADDB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 642 MMX :PADDW mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.354c 643 MMX :PADDD mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.354c 644 SSE2 :PADDQ mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 645 MMX :PADDSB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 646 MMX :PADDSW mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 647 MMX :PADDUSB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 648 MMX :PADDUSW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 649 MMX :PSUBB mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 650 MMX :PSUBB mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 651 MMX :PSUBW mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 652 MMX :PSUBW mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 653 MMX :PSUBD mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 654 MMX :PSUBD mm1, mm2 L: 1.00ns= 1.00c T: 0.40ns= 0.395c 655 SSE2 :PSUBQ mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 656 SSE2 :PSUBQ mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 657 MMX :PSUBSB mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 658 MMX :PSUBSB mm1, mm2 L: 1.00ns= 1.00c T: 0.40ns= 0.394c 659 MMX :PSUBSW mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 660 MMX :PSUBSW mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 661 MMX :PSUBUSB mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 662 MMX :PSUBUSB mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 663 MMX :PSUBUSW mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 664 MMX :PSUBUSW mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 665 MMX :PCMPEQB mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 666 MMX :PCMPEQB mm1, mm2 L: 1.00ns= 1.00c T: 0.40ns= 0.394c 667 MMX :PCMPEQW mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 668 MMX :PCMPEQW mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 669 MMX :PCMPEQD mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 670 MMX :PCMPEQD mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 671 MMX :PCMPGTB mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 672 MMX :PCMPGTB mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 673 MMX :PCMPGTW mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 674 MMX :PCMPGTW mm1, mm2 L: 1.00ns= 1.00c T: 0.40ns= 0.394c 675 MMX :PCMPGTD mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 676 MMX :PCMPGTD mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.394c 677 MMX :PAND mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 678 MMX :PAND mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 679 MMX :PANDN mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 680 MMX :PANDN mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 681 MMX :POR mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 682 MMX :POR mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.394c 683 MMX :PXOR mm, mm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 684 MMX :PXOR mm1, mm2 L: 1.00ns= 1.00c T: 0.39ns= 0.391c 685 MMX :PMULHW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 686 SSE :PMULHUW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 688 SSSE3 :PMULHRSW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 689 MMX :PMULLW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 690 SSE2 :PMULUDQ mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 691 SSSE3 :PMADDUBSW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 692 MMX :PMADDWD mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 693 MMX :PSLLW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 694 MMX :PSLLW mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 695 MMX :PSLLD mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 696 MMX :PSLLD mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 697 MMX :PSLLQ mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 698 MMX :PSLLQ mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 699 MMX :PSRAW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 700 MMX :PSRAW mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 701 MMX :PSRAD mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 702 MMX :PSRAD mm, imm8 L: 1.00ns= 1.00c T: 0.36ns= 0.355c 703 MMX :PSRLW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 704 MMX :PSRLW mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 705 MMX :PSRLD mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 706 MMX :PSRLD mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 707 MMX :PSRLQ mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 708 MMX :PSRLQ mm, imm8 L: 1.00ns= 1.00c T: 0.36ns= 0.355c 709 MMX :PUNPCKHBW mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 710 MMX :PUNPCKHWD mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 711 MMX :PUNPCKHDQ mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 712 MMX :PUNPCKLBW mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 713 MMX :PUNPCKLWD mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 714 MMX :PUNPCKLDQ mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 715 MMX :PACKSSWB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 716 MMX :PACKUSWB mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 717 MMX :PACKSSDW mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 746 3DN_3DNPREF :PREFETCHW [mem] L: [memory dep.] T: 0.50ns= 0.500c 753 SSE :PAVGB mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 754 SSE :PAVGW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 755 SSE :PEXTRW r32, mm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 756 SSE :PINSRW mm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 757 SSE :PEXTRW + PINSRW r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 758 AMD64 :PEXTRW r64, mm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 759 AMD64 :PINSRW mm, r64, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 760 AMD64 :PEXTRW + PINSRW r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 761 SSE :PMAXSW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 762 SSE :PMAXUB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 763 SSE :PMINSW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 764 SSE :PMINUB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 765 SSE :PSADBW mm, mm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 766 SSE :PSHUFW mm, mm, im8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 767 SSE :PREFETCHNTA [mem] L: [memory dep.] T: 0.50ns= 0.500c 768 SSE :PREFETCHT0 [mem] L: [memory dep.] T: 0.50ns= 0.500c 769 SSE :PREFETCHT1 [mem] L: [memory dep.] T: 0.50ns= 0.500c 770 SSE :PREFETCHT2 [mem] L: [memory dep.] T: 0.50ns= 0.500c 771 SSE :SFENCE L: 2.00ns= 2.00c T: 2.00ns= 2.000c 772 SSE2 :LFENCE L: 26.04ns= 26.00c T: 26.16ns= 26.118c 773 SSE2 :MFENCE L: 15.02ns= 15.00c T: 15.03ns= 15.002c 774 SSSE3 :PABSB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 775 SSSE3 :PABSW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 776 SSSE3 :PABSD mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 777 SSSE3 :PALIGNR mm, mm, imm8 L: 1.00ns= 1.00c T: 0.35ns= 0.354c 778 SSSE3 :PHADDW mm, mm L: 6.00ns= 5.99c T: 6.02ns= 6.012c 779 SSSE3 :PHADDD mm, mm L: 3.60ns= 3.60c T: 3.59ns= 3.588c 780 SSSE3 :PHADDSW mm, mm L: 6.00ns= 5.99c T: 6.02ns= 6.011c 781 SSSE3 :PHSUBW mm, mm L: 6.00ns= 5.99c T: 6.02ns= 6.012c 782 SSSE3 :PHSUBD mm, mm L: 3.60ns= 3.59c T: 3.59ns= 3.585c 783 SSSE3 :PHSUBSW mm, mm L: 6.00ns= 5.99c T: 6.02ns= 6.011c 784 SSSE3 :PSHUFB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 785 SSSE3 :PSIGNB mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 786 SSSE3 :PSIGNW mm, mm L: 1.00ns= 1.00c T: 0.35ns= 0.354c 787 SSSE3 :PSIGND mm, mm L: 1.00ns= 1.00c T: 0.36ns= 0.355c 788 SSE :MOVHLPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 789 SSE :MOVHLPS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 790 AVX :VMOVHLPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 791 AVX :VMOVHLPS xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 792 SSE :MOVSS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 793 AVX :VMOVSS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 794 SSE :MOVSS xmm, [m32] L: [memory dep.] T: 0.50ns= 0.500c 795 SSE :MOVSS [m32], xmm L: [memory dep.] T: 0.50ns= 0.500c 796 SSE :MOVSS LS pair L: 7.62ns= 7.61c T: 0.56ns= 0.560c 797 AVX :VMOVSS xmm, [m32] L: [memory dep.] T: 0.50ns= 0.500c 798 AVX :VMOVSS [m32], xmm L: [memory dep.] T: 0.50ns= 0.500c 799 AVX :VMOVSS LS pair L: 7.56ns= 7.55c T: 0.50ns= 0.500c 800 SSE :MOVLPS xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 801 SSE :MOVLPS [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 802 SSE :MOVLPS LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.822c 803 AVX :VMOVLPS xmm, xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 804 AVX :VMOVLPS [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 805 AVX :VMOVLPS LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.820c 806 SSE :MOVHPS xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 807 SSE :MOVHPS [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 808 SSE :MOVHPS LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.820c 809 AVX :VMOVHPS xmm, xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 810 AVX :VMOVHPS [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 811 AVX :VMOVHPS LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.823c 812 SSE :MOVAPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 813 SSE :MOVAPS xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 814 SSE :MOVAPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 815 SSE :MOVAPS LS pair L: 7.59ns= 7.58c T: 0.50ns= 0.500c 816 AVX :VMOVAPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 817 AVX :VMOVAPS xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 818 AVX :VMOVAPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 819 AVX :VMOVAPS LS pair L: 7.57ns= 7.56c T: 0.51ns= 0.506c 820 SSE :MOVUPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 821 SSE :MOVUPS xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 822 SSE :MOVUPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 823 SSE :MOVUPS aligned LS pair L: 7.62ns= 7.60c T: 0.50ns= 0.500c 824 SSE :MOVUPS xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 825 SSE :MOVUPS [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 826 SSE :MOVUPS unaligned LS pair L: 7.40ns= 7.39c T: 1.25ns= 1.250c 827 AVX :VMOVUPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 828 AVX :VMOVUPS xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 829 AVX :VMOVUPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 830 AVX :VMOVUPS aligned LS pair L: 7.57ns= 7.56c T: 0.51ns= 0.506c 831 AVX :VMOVUPS xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 832 AVX :VMOVUPS [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 833 AVX :VMOVUPS unaligned LS pair L: 7.60ns= 7.59c T: 1.25ns= 1.248c 835 SSE :MOVNTPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.498c 836 AVX :VMOVNTPS [m128], xmm L: [memory dep.] T: 0.50ns= 0.498c 837 SSE :MOVMSKPS r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 838 AVX :VMOVMSKPS r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 839 AVX :VMASKMOVPS xmm,xmm,[m128+4] L: [memory dep.] T: 1.00ns= 1.000c 840 AVX :VMASKMOVPS [m128+4],xmm,xmm L: [memory dep.] T: 1.25ns= 1.250c 841 AVX :VMASKMOVPS unaligned LS pair L: 18.03ns= 18.00c T: 2.00ns= 2.000c 842 SSE :UNPCKLPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 843 AVX :VUNPCKLPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 844 SSE :UNPCKHPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 845 AVX :VUNPCKHPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 846 SSE :SHUFPS xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 847 AVX :VSHUFPS xmm, xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 848 AVX :VPERMILPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 849 AVX :VPERMILPS xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 850 SSE :COMISS xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 851 AVX :VCOMISS xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 852 SSE :UCOMISS xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 853 AVX :VUCOMISS xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 854 SSE :CMPSS xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 855 SSE :CMPPS xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 856 AVX :VCMPSS xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 857 AVX :VCMPPS xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 858 SSE :SUBSS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 859 AVX :VSUBSS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 860 SSE :SUBPS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 861 AVX :VSUBPS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 862 SSE :ADDSS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 863 AVX :VADDSS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 864 SSE :ADDPS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 865 AVX :VADDPS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 866 SSE :MULSS xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 867 AVX :VMULSS xmm, xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 868 SSE :MULPS xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 869 AVX :VMULPS xmm, xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 870 SSE :MULSS+ADDSS xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 871 AVX :VMULSS+VADDSS xmm, xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 872 SSE :MULPS+ADDPS xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 873 AVX :VMULPS+VADDPS xmm, xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 874 SSE :MULSS xm1,xm1 ADDSS xm2,xm2 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 875 AVX :VMULSS xmm1.. VADDSS xmm2.. L: 4.00ns= 4.00c T: 1.00ns= 1.000c 876 SSE :MULPS xm1,xm1 ADDPS xm2,xm2 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 877 AVX :VMULPS xmm1.. VADDPS xmm2.. L: 4.00ns= 4.00c T: 1.00ns= 1.000c 878 SSE :MAXSS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 879 AVX :VMAXSS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 880 SSE :MAXPS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 881 AVX :VMAXPS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 882 SSE :MINSS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 883 AVX :VMINSS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 884 SSE :MINPS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 885 AVX :VMINPS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 886 SSE :ANDNPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 887 SSE :ANDNPS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 888 AVX :VANDNPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 889 AVX :VANDNPS xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 890 SSE :ANDPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 891 SSE :ANDPS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 892 AVX :VANDPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 893 AVX :VANDPS xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 894 SSE :ORPS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 895 SSE :ORPS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 896 AVX :VORPS xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 897 AVX :VORPS xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 898 SSE :XORPS xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 899 SSE :XORPS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 900 AVX :VXORPS xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 901 AVX :VXORPS xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 902 SSE :DIVSS xmm, xmm L: 10.01ns= 10.00c T: 5.01ns= 5.000c 903 SSE :DIVSS (0.0f/x) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 904 SSE :DIVSS (x/1.0f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 905 SSE :DIVSS (x/2.0f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 906 SSE :DIVSS (x/0.5f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 907 AVX :VDIVSS xmm, xmm, xmm L: 10.01ns= 10.00c T: 5.01ns= 5.000c 908 AVX :VDIVSS (0.0f/x) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 909 AVX :VDIVSS (x/1.0f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 910 AVX :VDIVSS (x/2.0f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 911 AVX :VDIVSS (x/0.5f) L: 10.01ns= 10.00c T: 5.01ns= 5.000c 912 SSE :DIVPS xmm, xmm L: 15.02ns= 15.00c T: 10.02ns= 10.002c 913 SSE :DIVPS (0.0f/x) L: 15.02ns= 15.00c T: 10.02ns= 10.002c 914 SSE :DIVPS (x/1.0f) L: 15.02ns= 15.00c T: 10.02ns= 10.002c 915 SSE :DIVPS (x/2.0f) L: 13.80ns= 13.78c T: 10.02ns= 10.003c 916 SSE :DIVPS (x/0.5f) L: 13.80ns= 13.78c T: 10.02ns= 10.002c 917 AVX :VDIVPS xmm, xmm, xmm L: 15.02ns= 15.00c T: 10.02ns= 10.002c 918 AVX :VDIVPS (0.0f/x) L: 15.02ns= 15.00c T: 10.02ns= 10.002c 919 AVX :VDIVPS (x/1.0f) L: 15.02ns= 15.00c T: 10.02ns= 10.002c 920 AVX :VDIVPS (x/2.0f) L: 13.80ns= 13.78c T: 10.02ns= 10.002c 921 AVX :VDIVPS (x/0.5f) L: 13.80ns= 13.78c T: 10.02ns= 10.002c 922 SSE :SQRTSS xmm, xmm L: 11.02ns= 11.00c T: 6.01ns= 6.000c 923 SSE :SQRTSS (0.0f) L: 11.02ns= 11.00c T: 6.01ns= 6.000c 924 SSE :SQRTSS (1.0f) L: 11.02ns= 11.00c T: 6.01ns= 6.000c 925 AVX :VSQRTSS xmm, xmm, xmm L: 11.02ns= 11.00c T: 6.01ns= 6.000c 926 AVX :VSQRTSS (0.0f) L: 11.02ns= 11.00c T: 6.01ns= 6.000c 927 AVX :VSQRTSS (1.0f) L: 11.02ns= 11.00c T: 6.01ns= 6.000c 928 SSE :SQRTPS xmm, xmm L: 17.03ns= 17.00c T: 12.05ns= 12.030c 929 SSE :SQRTPS (0.0f) L: 17.03ns= 17.00c T: 12.05ns= 12.033c 930 SSE :SQRTPS (1.0f) L: 17.03ns= 17.00c T: 12.05ns= 12.027c 931 AVX :VSQRTPS xmm, xmm L: 17.02ns= 17.00c T: 12.05ns= 12.027c 932 AVX :VSQRTPS (0.0f) L: 17.03ns= 17.00c T: 12.05ns= 12.034c 933 AVX :VSQRTPS (1.0f) L: 17.03ns= 17.00c T: 12.05ns= 12.028c 934 SSE :RCPSS xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 935 AVX :VRCPSS xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 936 SSE :RCPPS xmm, xmm L: 5.00ns= 4.99c T: 2.00ns= 2.000c 937 AVX :VRCPPS xmm, xmm, xmm L: 5.00ns= 4.99c T: 2.00ns= 2.000c 938 SSE :RSQRTSS xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 939 AVX :VRSQRTSS xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 940 SSE :RSQRTPS xmm, xmm L: 5.00ns= 4.99c T: 2.00ns= 2.000c 941 AVX :VRSQRTPS xmm, xmm, xmm L: 5.00ns= 4.99c T: 2.00ns= 2.000c 942 SSE :CVTPI2PS xmm, mm L: [diff. reg. set] T: 1.00ns= 1.000c 943 SSE :CVTPS2PI mm, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 944 SSE :CVTPS2PI + CVTPI2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 945 SSE :CVTTPS2PI mm, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 946 SSE :CVTTPS2PI + CVTPI2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 947 SSE :CVTSI2SS xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 948 SSE :CVTSS2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 949 SSE :CVTSS2SI + CVTSI2SS r32 L: 11.02ns= 11.00c T: 2.54ns= 2.539c 950 SSE :CVTTSS2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 951 SSE :CVTTSS2SI + CVTSI2SS r32 L: 11.02ns= 11.00c T: 2.54ns= 2.534c 952 AVX :VCVTSI2SS xmm, xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 953 AVX :VCVTSS2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 954 AVX :VCVTSS2SI + VCVTSI2SS r32 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 955 AVX :VCVTTSS2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 956 AVX :VCVTTSS2SI + VCVTSI2SS r32 L: 11.02ns= 11.00c T: 2.53ns= 2.525c 957 AMD64 :CVTSI2SS xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 958 AMD64 :CVTSS2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 959 AMD64 :CVTSS2SI + CVTSI2SS r64 L: 11.02ns= 11.00c T: 2.56ns= 2.556c 960 AMD64 :CVTTSS2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 961 AMD64 :CVTTSS2SI + CVTSI2SS r64 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 962 AVX_X64 :VCVTSI2SS xmm, xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 963 AVX_X64 :VCVTSS2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 964 AVX_X64 :VCVTSS2SI + VCVTSI2SS r64 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 965 AVX_X64 :VCVTTSS2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 966 AVX_X64 :VCVTTSS2SI + VCVTSI2SS r64 L: 11.02ns= 11.00c T: 2.55ns= 2.543c 967 SSE :STMXCSR [mem] L: [memory dep.] T: 3.55ns= 3.546c 968 SSE :LDMXCSR [mem] L: [memory dep.] T: 8.01ns= 8.002c 969 SSE :STMXCSR + LDMXCSR L: 19.03ns= 19.00c T: 19.13ns= 19.095c 970 SSE2 :MOVSD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 971 SSE2 :MOVSD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 972 SSE2 :MOVSD [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 973 SSE2 :MOVSD LS pair L: 7.39ns= 7.38c T: 0.55ns= 0.553c 974 AVX :VMOVSD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 975 AVX :VMOVSD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 976 AVX :VMOVSD [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 977 AVX :VMOVSD LS pair L: 7.54ns= 7.52c T: 0.50ns= 0.500c 978 SSE2 :MOVLPD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 979 SSE2 :MOVLPD [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 980 SSE2 :MOVLPD LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.818c 981 AVX :VMOVLPD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 982 AVX :VMOVLPD [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 983 AVX :VMOVLPD LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.823c 984 SSE2 :MOVHPD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 985 SSE2 :MOVHPD [m64], xmm L: [memory dep.] T: 0.51ns= 0.511c 986 SSE2 :MOVHPD LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.822c 987 AVX :VMOVHPD xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 988 AVX :VMOVHPD [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 989 AVX :VMOVHPD LS pair L: 9.01ns= 9.00c T: 0.82ns= 0.820c 990 SSE2 :MOVAPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 991 SSE2 :MOVAPD xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 992 SSE2 :MOVAPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 993 SSE2 :MOVAPD LS pair L: 7.53ns= 7.52c T: 0.54ns= 0.535c 994 AVX :VMOVAPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 995 AVX :VMOVAPD xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 996 AVX :VMOVAPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 997 AVX :VMOVAPD LS pair L: 7.55ns= 7.54c T: 0.51ns= 0.507c 998 SSE2 :MOVUPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 999 SSE2 :MOVUPD xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1000 SSE2 :MOVUPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1001 SSE2 :MOVUPD aligned LS pair L: 7.52ns= 7.51c T: 0.54ns= 0.537c 1002 SSE2 :MOVUPD xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1003 SSE2 :MOVUPD [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 1004 SSE2 :MOVUPD unaligned LS pair L: 7.60ns= 7.59c T: 1.25ns= 1.250c 1005 AVX :VMOVUPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1006 AVX :VMOVUPD xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1007 AVX :VMOVUPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1008 AVX :VMOVUPD aligned LS pair L: 7.55ns= 7.54c T: 0.55ns= 0.552c 1009 AVX :VMOVUPD xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1010 AVX :VMOVUPD [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 1011 AVX :VMOVUPD unaligned LS pair L: 7.55ns= 7.54c T: 1.25ns= 1.250c 1013 SSE2 :MOVNTPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.498c 1014 AVX :VMOVNTPD [m128], xmm L: [memory dep.] T: 0.50ns= 0.498c 1015 SSE2 :MOVMSKPD r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1016 AVX :VMOVMSKPD r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1017 AVX :VMASKMOVPD xmm,xmm,[m128+4] L: [memory dep.] T: 1.00ns= 1.000c 1018 AVX :VMASKMOVPD [m128+4],xmm,xmm L: [memory dep.] T: 1.25ns= 1.250c 1019 AVX :VMASKMOVPD unaligned LS pair L: 18.03ns= 18.00c T: 2.00ns= 2.000c 1020 SSE2 :UNPCKLPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1021 AVX :VUNPCKLPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1022 SSE2 :UNPCKHPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1023 AVX :VUNPCKHPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1024 SSE2 :SHUFPD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1025 AVX :VSHUFPD xmm, xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1026 AVX :VPERMILPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1027 AVX :VPERMILPD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1028 SSE2 :COMISD xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1029 AVX :VCOMISD xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1030 SSE2 :UCOMISD xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1031 AVX :VUCOMISD xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1032 SSE2 :CMPSD xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1033 SSE2 :CMPPD xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1034 AVX :VCMPSD xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1035 AVX :VCMPPD xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1036 SSE2 :SUBSD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1037 AVX :VSUBSD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1038 SSE2 :SUBPD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1039 AVX :VSUBPD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1040 SSE2 :ADDSD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1041 AVX :VADDSD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1042 SSE2 :ADDPD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1043 AVX :VADDPD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1044 SSE2 :MULSD xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 1045 AVX :VMULSD xmm, xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 1046 SSE2 :MULPD xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 1047 AVX :VMULPD xmm, xmm, xmm L: 4.00ns= 4.00c T: 0.50ns= 0.500c 1048 SSE2 :MULSD+ADDSD xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 1049 AVX :VMULSD+VADDSD xmm, xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 1050 SSE2 :MULPD+ADDPD xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 1051 AVX :VMULPD+VADDPD xmm, xmm, xmm L: 6.09ns= 6.08c T: 1.00ns= 1.000c 1052 SSE2 :MULSD xm1,xm1 ADDSD xm2,xm2 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1053 AVX :VMULSD xmm1.. VADDSD xmm2.. L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1054 SSE2 :MULPD xm1,xm1 ADDPD xm2,xm2 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1055 AVX :VMULPD xmm1.. VADDPD xmm2.. L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1056 SSE2 :MAXSD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1057 AVX :VMAXSD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1058 SSE2 :MAXPD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1059 AVX :VMAXPD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1060 SSE2 :MINSD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1061 AVX :VMINSD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1062 SSE2 :MINPD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1063 AVX :VMINPD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1064 SSE2 :ANDNPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1065 SSE2 :ANDNPD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1066 AVX :VANDNPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1067 AVX :VANDNPD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1068 SSE2 :ANDPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1069 SSE2 :ANDPD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1070 AVX :VANDPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1071 AVX :VANDPD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1072 SSE2 :ORPD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1073 SSE2 :ORPD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1074 AVX :VORPD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1075 AVX :VORPD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1076 SSE2 :XORPD xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1077 SSE2 :XORPD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1078 AVX :VXORPD xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1079 AVX :VXORPD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1080 SSE2 :DIVSD xmm, xmm L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1081 SSE2 :DIVSD (0.0/x) L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1082 SSE2 :DIVSD (x/1.0) L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1083 SSE2 :DIVSD (x/2.0) L: 13.02ns= 13.00c T: 8.02ns= 8.003c 1084 SSE2 :DIVSD (x/0.5) L: 13.02ns= 13.00c T: 8.02ns= 8.003c 1085 AVX :VDIVSD xmm, xmm, xmm L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1086 AVX :VDIVSD (0.0/x) L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1087 AVX :VDIVSD (x/1.0) L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1088 AVX :VDIVSD (x/2.0) L: 13.02ns= 13.00c T: 8.01ns= 8.001c 1089 AVX :VDIVSD (x/0.5) L: 13.02ns= 13.00c T: 8.02ns= 8.002c 1090 SSE2 :DIVPD xmm, xmm L: 21.03ns= 21.00c T: 16.10ns= 16.076c 1091 SSE2 :DIVPD (0.0/x) L: 21.03ns= 21.00c T: 16.10ns= 16.072c 1092 SSE2 :DIVPD (x/1.0) L: 21.03ns= 21.00c T: 16.11ns= 16.081c 1093 SSE2 :DIVPD (x/2.0) L: 19.81ns= 19.78c T: 16.10ns= 16.077c 1094 SSE2 :DIVPD (x/0.5) L: 19.81ns= 19.78c T: 16.10ns= 16.075c 1095 AVX :VDIVPD xmm, xmm, xmm L: 21.03ns= 21.00c T: 16.10ns= 16.072c 1096 AVX :VDIVPD (0.0/x) L: 21.03ns= 21.00c T: 16.10ns= 16.077c 1097 AVX :VDIVPD (x/1.0) L: 21.03ns= 21.00c T: 16.10ns= 16.076c 1098 AVX :VDIVPD (x/2.0) L: 19.81ns= 19.78c T: 16.10ns= 16.072c 1099 AVX :VDIVPD (x/0.5) L: 19.81ns= 19.78c T: 16.10ns= 16.072c 1100 SSE2 :SQRTSD xmm, xmm L: 17.03ns= 17.00c T: 12.05ns= 12.033c 1101 SSE2 :SQRTSD (0.0) L: 17.03ns= 17.00c T: 12.06ns= 12.037c 1102 SSE2 :SQRTSD (1.0) L: 17.03ns= 17.00c T: 12.05ns= 12.035c 1103 AVX :VSQRTSD xmm, xmm, xmm L: 17.03ns= 17.00c T: 12.05ns= 12.033c 1104 AVX :VSQRTSD (0.0) L: 17.03ns= 17.00c T: 12.05ns= 12.030c 1105 AVX :VSQRTSD (1.0) L: 17.03ns= 17.00c T: 12.05ns= 12.029c 1106 SSE2 :SQRTPD xmm, xmm L: 29.04ns= 29.00c T: 24.15ns= 24.116c 1107 SSE2 :SQRTPD (0.0) L: 29.04ns= 29.00c T: 24.15ns= 24.113c 1108 SSE2 :SQRTPD (1.0) L: 29.04ns= 29.00c T: 24.14ns= 24.103c 1109 AVX :VSQRTPD xmm, xmm L: 29.04ns= 29.00c T: 24.15ns= 24.110c 1110 AVX :VSQRTPD (0.0) L: 29.04ns= 29.00c T: 24.15ns= 24.107c 1111 AVX :VSQRTPD (1.0) L: 29.04ns= 29.00c T: 24.15ns= 24.115c 1112 SSE2 :CVTPI2PD xmm, mm L: [diff. reg. set] T: 1.00ns= 1.000c 1113 SSE2 :CVTPD2PI mm, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1114 SSE2 :CVTPD2PI + CVTPI2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1115 SSE2 :CVTTPD2PI mm, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1116 SSE2 :CVTTPD2PI + CVTPI2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1117 SSE2 :CVTSI2SD xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 1118 SSE2 :CVTSD2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1119 SSE2 :CVTSD2SI + CVTSI2SD r32 L: 11.02ns= 11.00c T: 2.54ns= 2.531c 1120 SSE2 :CVTTSD2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1121 SSE2 :CVTTSD2SI + CVTSI2SD r32 L: 11.02ns= 11.00c T: 2.54ns= 2.534c 1122 AVX :VCVTSI2SD xmm, xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 1123 AVX :VCVTSD2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1124 AVX :VCVTSD2SI + VCVTSI2SD r32 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 1125 AVX :VCVTTSD2SI r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1126 AVX :VCVTTSD2SI + VCVTSI2SD r32 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 1127 AMD64 :CVTSI2SD xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 1128 AMD64 :CVTSD2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1129 AMD64 :CVTSD2SI + CVTSI2SD r64 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 1130 AMD64 :CVTTSD2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1131 AMD64 :CVTTSD2SI + CVTSI2SD r64 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 1132 AVX_X64 :VCVTSI2SD xmm, xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 1133 AVX_X64 :VCVTSD2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1134 AVX_X64 :VCVTSD2SI + VCVTSI2SD r64 L: 11.02ns= 11.00c T: 2.54ns= 2.536c 1135 AVX_X64 :VCVTTSD2SI r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1136 AVX_X64 :VCVTTSD2SI + VCVTSI2SD r64 L: 11.02ns= 11.00c T: 2.56ns= 2.555c 1137 SSE2 :CVTDQ2PD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1138 SSE2 :CVTPD2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1139 SSE2 :CVTPD2DQ + CVTDQ2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1140 SSE2 :CVTTPD2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1141 SSE2 :CVTTPD2DQ + CVTDQ2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1142 AVX :VCVTDQ2PD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1143 AVX :VCVTPD2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1144 AVX :VCVTPD2DQ + VCVTDQ2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1145 AVX :VCVTTPD2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1146 AVX :VCVTTPD2DQ + VCVTDQ2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1147 SSE2 :CVTDQ2PS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1148 SSE2 :CVTPS2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1149 SSE2 :CVTPS2DQ + CVTDQ2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1150 SSE2 :CVTTPS2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1151 SSE2 :CVTTPS2DQ + CVTDQ2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1152 AVX :VCVTDQ2PS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1153 AVX :VCVTPS2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1154 AVX :VCVTPS2DQ + VCVTDQ2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1155 AVX :VCVTTPS2DQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1156 AVX :VCVTTPS2DQ + VCVTDQ2PS L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1157 SSE2 :CVTPS2PD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1158 SSE2 :CVTPD2PS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1159 SSE2 :CVTPD2PS + CVTPS2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1160 SSE2 :CVTSS2SD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1161 SSE2 :CVTSD2SS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1162 SSE2 :CVTSD2SS + CVTSS2SD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1163 AVX :VCVTPS2PD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1164 AVX :VCVTPD2PS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1165 AVX :VCVTPD2PS + VCVTPS2PD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1166 AVX :VCVTSS2SD xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1167 AVX :VCVTSD2SS xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1168 AVX :VCVTSD2SS + VCVTSS2SD L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1169 SSE2 :MOVD r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1170 SSE2 :MOVD xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 1171 SSE2 :MOVD r32, xmm+MOVD xmm, r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1172 AVX :VMOVD r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1173 AVX :VMOVD xmm, r32 L: [diff. reg. set] T: 1.00ns= 1.000c 1174 AVX :VMOVD r32,xmm+VMOVD xmm,r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1175 AMD64 :MOVQ r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1176 AMD64 :MOVQ xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 1177 AMD64 :MOVQ r64, xmm+MOVD xmm, r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1178 AVX_X64 :VMOVQ r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1179 AVX_X64 :VMOVQ xmm, r64 L: [diff. reg. set] T: 1.00ns= 1.000c 1180 AVX_X64 :VMOVQ r64,xmm+VMOVD xmm,r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1181 SSE2 :MOVD xmm, [m32] L: [memory dep.] T: 0.50ns= 0.500c 1182 SSE2 :MOVD [m32], xmm L: [memory dep.] T: 0.50ns= 0.500c 1183 SSE2 :MOVD LS pair L: 7.58ns= 7.57c T: 0.50ns= 0.500c 1184 AVX :VMOVD xmm, [m32] L: [memory dep.] T: 0.50ns= 0.500c 1185 AVX :VMOVD [m32], xmm L: [memory dep.] T: 0.50ns= 0.500c 1186 AVX :VMOVD LS pair L: 7.60ns= 7.59c T: 0.50ns= 0.500c 1187 SSE2 :MOVQ xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 1188 SSE2 :MOVQ [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 1189 SSE2 :MOVQ LS pair L: 7.58ns= 7.57c T: 0.50ns= 0.500c 1190 AVX :VMOVQ xmm, [m64] L: [memory dep.] T: 0.50ns= 0.500c 1191 AVX :VMOVQ [m64], xmm L: [memory dep.] T: 0.50ns= 0.500c 1192 AVX :VMOVQ LS pair L: 7.58ns= 7.57c T: 0.50ns= 0.500c 1193 SSE2 :MOVDQ2Q mm, xmm L: [diff. reg. set] T: 0.33ns= 0.333c 1194 SSE2 :MOVQ2DQ xmm, mm L: [diff. reg. set] T: 0.33ns= 0.333c 1195 SSE2 :MOVDQ2Q + MOVQ2DQ xmm, mm L: 2.00ns= 2.00c T: 0.68ns= 0.676c 1196 SSE2 :MOVDQA xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1197 SSE2 :MOVDQA xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1198 SSE2 :MOVDQA [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1199 SSE2 :MOVDQA LS pair L: 7.45ns= 7.44c T: 0.56ns= 0.563c 1200 AVX :VMOVDQA xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1201 AVX :VMOVDQA xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1202 AVX :VMOVDQA [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1203 AVX :VMOVDQA LS pair L: 7.49ns= 7.48c T: 0.56ns= 0.563c 1204 SSE2 :MOVDQU xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1205 SSE2 :MOVDQU xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1206 SSE2 :MOVDQU [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1207 SSE2 :MOVDQU aligned LS pair L: 7.39ns= 7.38c T: 0.52ns= 0.517c 1208 SSE2 :MOVDQU xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1209 SSE2 :MOVDQU [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 1210 SSE2 :MOVDQU unaligned LS pair L: 7.56ns= 7.55c T: 1.25ns= 1.250c 1211 AVX :VMOVDQU xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1212 AVX :VMOVDQU xmm, [m128] L: [memory dep.] T: 0.50ns= 0.500c 1213 AVX :VMOVDQU [m128], xmm L: [memory dep.] T: 0.50ns= 0.500c 1214 AVX :VMOVDQU aligned LS pair L: 7.60ns= 7.59c T: 0.55ns= 0.549c 1215 AVX :VMOVDQU xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1216 AVX :VMOVDQU [m128 + 4], xmm L: [memory dep.] T: 1.00ns= 1.000c 1217 AVX :VMOVDQU unaligned LS pair L: 7.63ns= 7.61c T: 1.25ns= 1.250c 1218 SSE4.1 :MOVNTDQA xmm, [m128] L: [memory dep.] T: 0.50ns= 0.498c 1219 SSE2 :MOVNTDQ [m128], xmm L: [memory dep.] T: 0.51ns= 0.513c 1220 SSE4.1 :MOVNTDQA + MOVNTDQ xmm LS pair L: 515.52ns= 514.68c T: 514.68ns= 514.685c 1221 AVX :VMOVNTDQA xmm, [m128] L: [memory dep.] T: 0.50ns= 0.498c 1222 AVX :VMOVNTDQ [m128], xmm L: [memory dep.] T: 0.51ns= 0.513c 1223 AVX :VMOVNTDQA + VMOVNTDQ xmm LS pair L: 503.20ns= 502.38c T: 502.38ns= 502.381c 1224 SSE2 :PMOVMSKB r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1225 AMD64 :PMOVMSKB r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1226 AVX :VPMOVMSKB r32, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1227 AVX_X64 :VPMOVMSKB r64, xmm L: [diff. reg. set] T: 1.00ns= 1.000c 1228 SSE2 :MASKMOVDQU xmm, xmm L: [memory dep.] T: 3.60ns= 3.602c 1229 AVX :VMASKMOVDQU xmm, xmm L: [memory dep.] T: 3.59ns= 3.590c 1230 SSE2 :PADDB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1231 AVX :VPADDB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1232 SSE2 :PADDW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1233 AVX :VPADDW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1234 SSE2 :PADDD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1235 AVX :VPADDD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1236 SSE2 :PADDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1237 AVX :VPADDQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1238 SSE2 :PADDSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1239 AVX :VPADDSB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1240 SSE2 :PADDSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1241 AVX :VPADDSW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1242 SSE2 :PADDUSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1243 AVX :VPADDUSB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1244 SSE2 :PADDUSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1245 AVX :VPADDUSW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1246 SSE2 :PSUBB xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1247 SSE2 :PSUBB xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1248 AVX :VPSUBB xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1249 AVX :VPSUBB xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1250 SSE2 :PSUBW xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1251 SSE2 :PSUBW xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1252 AVX :VPSUBW xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1253 AVX :VPSUBW xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1254 SSE2 :PSUBD xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1255 SSE2 :PSUBD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1256 AVX :VPSUBD xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1257 AVX :VPSUBD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1258 SSE2 :PSUBQ xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1259 SSE2 :PSUBQ xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1260 AVX :VPSUBQ xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1261 AVX :VPSUBQ xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1262 SSE2 :PSUBSB xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1263 SSE2 :PSUBSB xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1264 AVX :VPSUBSB xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1265 AVX :VPSUBSB xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1266 SSE2 :PSUBSW xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1267 SSE2 :PSUBSW xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1268 AVX :VPSUBSW xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1269 AVX :VPSUBSW xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1270 SSE2 :PSUBUSB xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1271 SSE2 :PSUBUSB xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1272 AVX :VPSUBUSB xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1273 AVX :VPSUBUSB xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1274 SSE2 :PSUBUSW xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1275 SSE2 :PSUBUSW xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1276 AVX :VPSUBUSW xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1277 AVX :VPSUBUSW xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1278 SSE2 :PCMPEQB xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1279 SSE2 :PCMPEQB xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1280 AVX :VPCMPEQB xmm, xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1281 AVX :VPCMPEQB xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1282 SSE2 :PCMPEQW xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1283 SSE2 :PCMPEQW xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1284 AVX :VPCMPEQW xmm, xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1285 AVX :VPCMPEQW xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1286 SSE2 :PCMPEQD xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1287 SSE2 :PCMPEQD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1288 AVX :VPCMPEQD xmm, xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1289 AVX :VPCMPEQD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1290 SSE4.1 :PCMPEQQ xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1291 SSE4.1 :PCMPEQQ xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1292 AVX :VPCMPEQQ xmm, xmm, xmm L: 0.33ns= 0.33c T: 0.33ns= 0.333c 1293 AVX :VPCMPEQQ xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1294 SSE2 :PCMPGTB xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1295 SSE2 :PCMPGTB xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1296 AVX :VPCMPGTB xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1297 AVX :VPCMPGTB xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1298 SSE2 :PCMPGTW xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1299 SSE2 :PCMPGTW xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1300 AVX :VPCMPGTW xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1301 AVX :VPCMPGTW xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1302 SSE2 :PCMPGTD xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1303 SSE2 :PCMPGTD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1304 AVX :VPCMPGTD xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1305 AVX :VPCMPGTD xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1306 SSE4.2 :PCMPGTQ xmm, xmm L: 0.20ns= 0.20c T: 0.21ns= 0.214c 1307 SSE4.2 :PCMPGTQ xmm1, xmm2 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1308 AVX :VPCMPGTQ xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1309 AVX :VPCMPGTQ xmm1, xmm1, xmm2 L: 3.99ns= 3.99c T: 1.00ns= 1.000c 1310 SSE2 :PAND xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1311 SSE2 :PAND xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1312 AVX :VPAND xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1313 AVX :VPAND xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1314 SSE2 :PANDN xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1315 SSE2 :PANDN xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1316 AVX :VPANDN xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1317 AVX :VPANDN xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1318 SSE2 :POR xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1319 SSE2 :POR xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1320 AVX :VPOR xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1321 AVX :VPOR xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1322 SSE2 :PXOR xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1323 SSE2 :PXOR xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1324 AVX :VPXOR xmm, xmm, xmm L: 0.20ns= 0.20c T: 0.20ns= 0.200c 1325 AVX :VPXOR xmm1, xmm1, xmm2 L: 1.02ns= 1.01c T: 0.33ns= 0.333c 1326 SSE2 :PMULHW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1327 AVX :VPMULHW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1328 SSE2 :PMULHUW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1329 AVX :VPMULHUW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1330 SSSE3 :PMULHRSW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1331 AVX :VPMULHRSW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1332 SSE2 :PMULLW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1333 AVX :VPMULLW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1334 SSE4.1 :PMULLD xmm, xmm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 1335 AVX :VPMULLD xmm, xmm, xmm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 1336 SSE4.1 :PMULDQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1337 AVX :VPMULDQ xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1338 SSE2 :PMULUDQ xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1339 AVX :VPMULUDQ xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1340 SSSE3 :PMADDUBSW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1341 AVX :VPMADDUBSW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1342 SSE2 :PMADDWD xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1343 AVX :VPMADDWD xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1344 SSE2 :PSLLW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1345 AVX :VPSLLW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1346 SSE2 :PSLLW xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1347 AVX :VPSLLW xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1348 SSE2 :PSLLD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1349 AVX :VPSLLD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1350 SSE2 :PSLLD xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1351 AVX :VPSLLD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1352 SSE2 :PSLLQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1353 AVX :VPSLLQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1354 SSE2 :PSLLQ xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1355 AVX :VPSLLQ xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1356 SSE2 :PSLLDQ xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1357 AVX :VPSLLDQ xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1358 SSE2 :PSRAW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1359 AVX :VPSRAW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1360 SSE2 :PSRAW xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1361 AVX :VPSRAW xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1362 SSE2 :PSRAD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1363 AVX :VPSRAD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1364 SSE2 :PSRAD xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1365 AVX :VPSRAD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1366 SSE2 :PSRLW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1367 AVX :VPSRLW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1368 SSE2 :PSRLW xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1369 AVX :VPSRLW xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1370 SSE2 :PSRLD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1371 AVX :VPSRLD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1372 SSE2 :PSRLD xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1373 AVX :VPSRLD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1374 SSE2 :PSRLQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1375 AVX :VPSRLQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1376 SSE2 :PSRLQ xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1377 AVX :VPSRLQ xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1378 SSE2 :PSRLDQ xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1379 AVX :VPSRLDQ xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1380 SSE2 :PUNPCKHBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1381 AVX :VPUNPCKHBW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1382 SSE2 :PUNPCKHWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1383 AVX :VPUNPCKHWD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1384 SSE2 :PUNPCKHDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1385 AVX :VPUNPCKHDQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1386 SSE2 :PUNPCKHQDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1387 AVX :VPUNPCKHQDQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1388 SSE2 :PUNPCKLBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1389 AVX :VPUNPCKLBW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1390 SSE2 :PUNPCKLWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1391 AVX :VPUNPCKLWD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1392 SSE2 :PUNPCKLDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1393 AVX :VPUNPCKLDQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1394 SSE2 :PUNPCKLQDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1395 AVX :VPUNPCKLQDQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1396 SSE2 :PACKSSWB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1397 AVX :VPACKSSWB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1398 SSE2 :PACKUSWB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1399 AVX :VPACKUSWB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1400 SSE2 :PACKSSDW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1401 AVX :VPACKSSDW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1402 SSE4.1 :PACKUSDW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1403 AVX :VPACKUSDW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1404 SSE2 :PAVGB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1405 AVX :VPAVGB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1406 SSE2 :PAVGW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1407 AVX :VPAVGW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1408 SSE4.1 :PEXTRB r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1409 SSE4.1 :PINSRB xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1410 SSE4.1 :PEXTRB + PINSRB r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1411 AVX :VPEXTRB r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1412 AVX :VPINSRB xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1413 AVX :VPEXTRB + VPINSRB r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1414 SSE41_X64 :PEXTRB r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1415 SSE41_X64 :PEXTRB r64 + PINSRB r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1416 AVX_X64 :VPEXTRB r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1417 AVX_X64 :VPEXTRB r64 + VPINSRB r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1418 SSE2 :PEXTRW r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1419 SSE2 :PINSRW xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1420 SSE2 :PEXTRW + PINSRW r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1421 AVX :VPEXTRW r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1422 AVX :VPINSRW xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1423 AVX :VPEXTRW + VPINSRW r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1424 AMD64 :PEXTRW r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1425 AMD64 :PEXTRW r64 + PINSRW r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1426 AVX_X64 :VPEXTRW r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1427 AVX_X64 :VPEXTRW r64 + VPINSRW r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1428 SSE4.1 :PEXTRD r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1429 SSE4.1 :PINSRD xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1430 SSE4.1 :PEXTRD + PINSRD r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1431 AVX :VPEXTRD r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1432 AVX :VPINSRD xmm, r32, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1433 AVX :VPEXTRD + VPINSRD r32 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1434 SSE41_X64 :PEXTRQ r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1435 SSE41_X64 :PINSRQ xmm, r64, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1436 SSE41_X64 :PEXTRD + PINSRD r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1437 AVX_X64 :VPEXTRQ r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1438 AVX_X64 :VPINSRQ xmm, r64, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1439 AVX_X64 :VPEXTRQ + VPINSRQ r64 L: 10.01ns= 10.00c T: 2.25ns= 2.250c 1440 SSE4.1 :EXTRACTPS r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1441 AVX :VEXTRACTPS r32, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1442 SSE41_X64 :EXTRACTPS r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1443 AVX_X64 :VEXTRACTPS r64, xmm, im8 L: [diff. reg. set] T: 1.00ns= 1.000c 1444 SSE4.1 :INSERTPS xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1445 AVX :VINSERTPS xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1450 SSE2 :PMAXUB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1451 AVX :VPMAXUB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1452 SSE4.1 :PMAXSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1453 AVX :VPMAXSB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1454 SSE4.1 :PMAXUW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1455 AVX :VPMAXUW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1456 SSE2 :PMAXSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1457 AVX :VPMAXSW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1458 SSE4.1 :PMAXUD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1459 AVX :VPMAXUD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1460 SSE4.1 :PMAXSD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1461 AVX :VPMAXSD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1462 SSE2 :PMINUB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1463 AVX :VPMINUB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1464 SSE4.1 :PMINSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1465 AVX :VPMINSB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1466 SSE4.1 :PMINUW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1467 AVX :VPMINUW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1468 SSE2 :PMINSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1469 AVX :VPMINSW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1470 SSE4.1 :PMINUD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1471 AVX :VPMINUD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1472 SSE4.1 :PMINSD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1473 AVX :VPMINSD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1474 SSE2 :PSADBW xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1475 AVX :VPSADBW xmm, xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1476 SSSE3 :PSHUFB xmm, xmm L: 1.00ns= 1.00c T: 1.00ns= 1.000c 1477 AVX :VPSHUFB xmm, xmm, xmm L: 1.00ns= 1.00c T: 1.00ns= 1.000c 1478 SSE2 :PSHUFLW xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1479 AVX :VPSHUFLW xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1480 SSE2 :PSHUFHW xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1481 AVX :VPSHUFHW xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1482 SSE2 :PSHUFD xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1483 AVX :VPSHUFD xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1484 SSE3 :ADDSUBPS xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1485 AVX :VADDSUBPS xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1486 SSE3 :ADDSUBPD xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1487 AVX :VADDSUBPD xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1488 SSE3 :HADDPS xmm, xmm L: 7.26ns= 7.25c T: 3.53ns= 3.527c 1489 AVX :VHADDPS xmm, xmm, xmm L: 7.26ns= 7.25c T: 3.54ns= 3.530c 1490 SSE3 :HADDPD xmm, xmm L: 7.26ns= 7.25c T: 3.53ns= 3.529c 1491 AVX :VHADDPD xmm, xmm, xmm L: 7.26ns= 7.25c T: 3.54ns= 3.530c 1492 SSE3 :HSUBPS xmm, xmm L: 7.26ns= 7.25c T: 3.53ns= 3.525c 1493 AVX :VHSUBPS xmm, xmm, xmm L: 7.26ns= 7.25c T: 3.54ns= 3.534c 1494 SSE3 :HSUBPD xmm, xmm L: 7.26ns= 7.25c T: 3.53ns= 3.528c 1495 AVX :VHSUBPD xmm, xmm, xmm L: 7.26ns= 7.25c T: 3.53ns= 3.526c 1496 SSE3 :MOVSLDUP xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1497 AVX :VMOVSLDUP xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1498 SSE3 :MOVSHDUP xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1499 AVX :VMOVSHDUP xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1500 SSE3 :MOVDDUP xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1501 AVX :VMOVDDUP xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1502 SSE3 :LDDQU xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1503 AVX :VLDDQU xmm, [m128 + 4] L: [memory dep.] T: 0.75ns= 0.750c 1504 SSSE3 :PABSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1505 AVX :VPABSB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1506 SSSE3 :PABSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1507 AVX :VPABSW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1508 SSSE3 :PABSD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1509 AVX :VPABSD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1510 SSSE3 :PALIGNR xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1511 AVX :VPALIGNR xmm, xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1512 SSSE3 :PHADDW xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.794c 1513 AVX :VPHADDW xmm, xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.791c 1514 SSSE3 :PHADDD xmm, xmm L: 3.60ns= 3.59c T: 3.60ns= 3.596c 1515 AVX :VPHADDD xmm, xmm, xmm L: 3.60ns= 3.59c T: 3.57ns= 3.560c 1516 SSSE3 :PHADDSW xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.795c 1517 AVX :VPHADDSW xmm, xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.792c 1518 SSSE3 :PHSUBW xmm, xmm L: 4.87ns= 4.86c T: 4.81ns= 4.797c 1519 AVX :VPHSUBW xmm, xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.793c 1520 SSSE3 :PHSUBD xmm, xmm L: 3.59ns= 3.59c T: 3.60ns= 3.597c 1521 AVX :VPHSUBD xmm, xmm, xmm L: 3.60ns= 3.60c T: 3.57ns= 3.560c 1522 SSSE3 :PHSUBSW xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.797c 1523 AVX :VPHSUBSW xmm, xmm, xmm L: 4.87ns= 4.86c T: 4.80ns= 4.793c 1524 SSSE3 :PSIGNB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1525 AVX :VPSIGNB xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1526 SSSE3 :PSIGNW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1527 AVX :VPSIGNW xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1528 SSSE3 :PSIGND xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1529 AVX :VPSIGND xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1530 SSE4.1 :BLENDPS xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1531 AVX :VBLENDPS xmm, xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1532 SSE4.1 :BLENDVPS xmm, xmm, L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1533 AVX :VBLENDVPS xmm, xmm, xmm, xm L: 5.79ns= 5.78c T: 3.54ns= 3.536c 1534 SSE4.1 :BLENDPD xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1535 AVX :VBLENDPD xmm, xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1536 SSE4.1 :BLENDVPD xmm, xmm, L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1537 AVX :VBLENDVPD xmm, xmm, xmm, xm L: 5.79ns= 5.78c T: 3.54ns= 3.533c 1538 SSE4.1 :PBLENDW xmm, xmm, imm8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1539 AVX :VPBLENDW xmm, xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1540 SSE4.1 :PBLENDVB xmm, xmm, L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1541 AVX :VPBLENDVB xmm, xmm, xmm, xm L: 5.79ns= 5.78c T: 3.54ns= 3.532c 1542 SSE4.1 :DPPS xmm, xmm, imm8 L: 18.31ns= 18.28c T: 5.66ns= 5.646c 1543 AVX :VDPPS xmm, xmm, xmm, imm8 L: 18.31ns= 18.28c T: 5.70ns= 5.689c 1544 SSE4.1 :DPPD xmm, xmm, imm8 L: 10.01ns= 10.00c T: 3.53ns= 3.524c 1545 AVX :VDPPD xmm, xmm, xmm, imm8 L: 10.01ns= 10.00c T: 3.54ns= 3.535c 1546 SSE4.1 :MPSADBW xmm, xmm, imm8 L: 4.33ns= 4.32c T: 3.52ns= 3.517c 1547 AVX :VMPSADBW xmm, xmm, imm8 L: 4.33ns= 4.32c T: 3.50ns= 3.493c 1548 SSE4.1 :PHMINPOSUW xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1549 AVX :VPHMINPOSUW xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1550 SSE4.1 :PMOVSXBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1551 AVX :VPMOVSXBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1552 SSE4.1 :PMOVSXBD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1553 AVX :VPMOVSXBD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1554 SSE4.1 :PMOVSXBQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1555 AVX :VPMOVSXBQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1556 SSE4.1 :PMOVSXWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1557 AVX :VPMOVSXWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1558 SSE4.1 :PMOVSXWQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1559 AVX :VPMOVSXWQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1560 SSE4.1 :PMOVSXDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1561 AVX :VPMOVSXDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1562 SSE4.1 :PMOVZXBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1563 AVX :VPMOVZXBW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1564 SSE4.1 :PMOVZXBD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1565 AVX :VPMOVZXBD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1566 SSE4.1 :PMOVZXBQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1567 AVX :VPMOVZXBQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1568 SSE4.1 :PMOVZXWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1569 AVX :VPMOVZXWD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1570 SSE4.1 :PMOVZXWQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1571 AVX :VPMOVZXWQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1572 SSE4.1 :PMOVZXDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1573 AVX :VPMOVZXDQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 1574 SSE4.1 :PTEST xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1575 AVX :VPTEST xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1576 AVX :VPTESTPS xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1577 AVX :VPTESTPD xmm, xmm L: [no true dep.] T: 1.00ns= 1.000c 1578 SSE4.1 :ROUNDSS xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1579 AVX :VROUNDSS xmm, xmm, xmm, im8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1580 SSE4.1 :ROUNDPS xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1581 AVX :VROUNDPS xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1582 SSE4.1 :ROUNDSD xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1583 AVX :VROUNDSD xmm, xmm, xmm, im8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1584 SSE4.1 :ROUNDPD xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1585 AVX :VROUNDPD xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1586 AVX :VBROADCASTSS xmm, m32 L: [memory dep.] T: 1.00ns= 1.000c 1587 SSE4.2 :PCMPESTRI xmm, xmm, imm8 L: 11.05ns= 11.03c T: 11.60ns= 11.584c 1588 AVX :VPCMPESTRI xmm, xmm, imm8 L: 11.06ns= 11.04c T: 11.59ns= 11.574c 1589 SSE4.2 :PCMPESTRM xmm, xmm, imm8 L: 9.05ns= 9.04c T: 9.61ns= 9.597c 1590 AVX :VPCMPESTRM xmm, xmm, imm8 L: 8.96ns= 8.94c T: 9.58ns= 9.564c 1591 SSE4.2 :PCMPISTRI xmm, xmm, imm8 L: 10.72ns= 10.71c T: 10.74ns= 10.722c 1592 AVX :VPCMPISTRI xmm, xmm, imm8 L: 10.72ns= 10.71c T: 10.74ns= 10.727c 1593 SSE4.2 :PCMPISTRM xmm, xmm, imm8 L: 9.02ns= 9.01c T: 9.01ns= 8.999c 1594 AVX :VPCMPISTRM xmm, xmm, imm8 L: 9.02ns= 9.01c T: 9.02ns= 9.002c 1595 CLMUL :PCLMULQDQ xmm, xmm, imm8 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1596 AVX_CLMUL :VPCLMULQDQ xmm,xmm,xmm,im8 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1597 AESNI :AESENC xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1598 AVX_AESNI :VAESENC xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1599 AESNI :AESENCLAST xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1600 AVX_AESNI :VAESENCLAST xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1601 AESNI :AESDEC xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1602 AVX_AESNI :VAESDEC xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1603 AESNI :AESDECLAST xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1604 AVX_AESNI :VAESDECLAST xmm, xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1605 AESNI :AESIMC xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1606 AVX_AESNI :VAESIMC xmm, xmm L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1607 AESNI :AESKEYGEN xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1608 AVX_AESNI :VAESKEYGEN xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 1610 FMA3 :VFMADD132SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1611 FMA3 :VFMADD213SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1612 FMA3 :VFMADD231SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1614 FMA3 :VFMADD132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1615 FMA3 :VFMADD213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1616 FMA3 :VFMADD231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1618 FMA3 :VFMSUB132SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1619 FMA3 :VFMSUB213SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1620 FMA3 :VFMSUB231SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1622 FMA3 :VFMSUB132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1623 FMA3 :VFMSUB213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1624 FMA3 :VFMSUB231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1626 FMA3 :VFNMADD132SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1627 FMA3 :VFNMADD213SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1628 FMA3 :VFNMADD231SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1630 FMA3 :VFNMADD132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1631 FMA3 :VFNMADD213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1632 FMA3 :VFNMADD231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1634 FMA3 :VFNMSUB132SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1635 FMA3 :VFNMSUB213SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1636 FMA3 :VFNMSUB231SS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1638 FMA3 :VFNMSUB132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1639 FMA3 :VFNMSUB213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1640 FMA3 :VFNMSUB231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1642 FMA3 :VFMADDSUB132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1643 FMA3 :VFMADDSUB213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1644 FMA3 :VFMADDSUB231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1646 FMA3 :VFMSUBADD132PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1647 FMA3 :VFMSUBADD213PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1648 FMA3 :VFMSUBADD231PS xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1650 FMA3 :VFMADD132SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1651 FMA3 :VFMADD213SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1652 FMA3 :VFMADD231SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1654 FMA3 :VFMADD132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1655 FMA3 :VFMADD213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1656 FMA3 :VFMADD231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1658 FMA3 :VFMSUB132SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1659 FMA3 :VFMSUB213SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1660 FMA3 :VFMSUB231SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1662 FMA3 :VFMSUB132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1663 FMA3 :VFMSUB213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1664 FMA3 :VFMSUB231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1666 FMA3 :VFNMADD132SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1667 FMA3 :VFNMADD213SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1668 FMA3 :VFNMADD231SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1670 FMA3 :VFNMADD132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1671 FMA3 :VFNMADD213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1672 FMA3 :VFNMADD231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1674 FMA3 :VFNMSUB132SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1675 FMA3 :VFNMSUB213SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1676 FMA3 :VFNMSUB231SD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1678 FMA3 :VFNMSUB132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1679 FMA3 :VFNMSUB213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1680 FMA3 :VFNMSUB231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1682 FMA3 :VFMADDSUB132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1683 FMA3 :VFMADDSUB213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1684 FMA3 :VFMADDSUB231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1686 FMA3 :VFMSUBADD132PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1687 FMA3 :VFMSUBADD213PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1688 FMA3 :VFMSUBADD231PD xmm,xmm,xmm L: 6.01ns= 6.00c T: 0.50ns= 0.500c 1768 F16C :VCVTPS2PH xmm, xmm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1769 F16C :VCVTPH2PS xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1770 AVX :VMOVAPS ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1771 AVX :VMOVAPS ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1772 AVX :VMOVAPS [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1773 AVX :VMOVAPS LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1774 AVX :VMOVUPS ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1775 AVX :VMOVUPS ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1776 AVX :VMOVUPS [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1777 AVX :VMOVUPS aligned LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1778 AVX :VMOVUPS ymm, [m256 + 4] L: [memory dep.] T: 1.50ns= 1.500c 1779 AVX :VMOVUPS [m256 + 4], ymm L: [memory dep.] T: 2.00ns= 2.000c 1780 AVX :VMOVUPS unaligned LS pair L: 7.01ns= 7.00c T: 2.00ns= 2.000c 1781 AVX :VMOVSLDUP ymm, ymm, ymm L: 1.16ns= 1.16c T: 0.67ns= 0.667c 1782 AVX :VMOVSHDUP ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1783 AVX :VMOVNTPS [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1784 AVX :VMOVMSKPS r32, ymm L: [diff. reg. set] T: 1.00ns= 1.000c 1785 AVX :VMASKMOVPS ymm,ymm,[m256+4] L: [memory dep.] T: 2.00ns= 2.001c 1786 AVX :VMASKMOVPS [m256+4],ymm,ymm L: [memory dep.] T: 2.50ns= 2.500c 1787 AVX :VMASKMOVPS unaligned LS pair L: 21.03ns= 21.00c T: 4.01ns= 3.999c 1788 AVX :VUNPCKLPS ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1789 AVX :VUNPCKHPS ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1790 AVX :VSHUFPS ymm, ymm, ymm, imm8 L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1791 AVX :VPERMILPS ymm, ymm, ymm L: 1.18ns= 1.18c T: 0.67ns= 0.667c 1792 AVX :VPERMILPS ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1793 AVX :VCMPPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1794 AVX :VADDSUBPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1795 AVX :VHSUBPS ymm, ymm, ymm L: 7.99ns= 7.98c T: 3.57ns= 3.562c 1796 AVX :VHADDPS ymm, ymm, ymm L: 7.99ns= 7.98c T: 3.57ns= 3.566c 1797 AVX :VSUBPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1798 AVX :VADDPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1799 AVX :VMULPS ymm, ymm, ymm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1800 AVX :VMULPS+VADDPS ymm, ymm, ymm L: 6.01ns= 6.00c T: 2.00ns= 2.001c 1801 AVX :VMULPS ymm1.. VADDPS ymm2.. L: 4.00ns= 4.00c T: 2.00ns= 2.000c 1802 AVX :VMAXPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1803 AVX :VMINPS ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1804 AVX :VANDNPS ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 1805 AVX :VANDNPS ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.666c 1806 AVX :VANDPS ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 1807 AVX :VANDPS ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1808 AVX :VORPS ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 1809 AVX :VORPS ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1810 AVX :VXORPS ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 1811 AVX :VXORPS ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1812 AVX :VDIVPS ymm, ymm, ymm L: 20.03ns= 20.00c T: 20.12ns= 20.085c 1813 AVX :VDIVPS (0.0f/x) L: 20.03ns= 20.00c T: 20.12ns= 20.085c 1814 AVX :VDIVPS (x/1.0f) L: 20.03ns= 20.00c T: 20.12ns= 20.091c 1815 AVX :VDIVPS (x/2.0f) L: 20.03ns= 20.00c T: 20.12ns= 20.084c 1816 AVX :VDIVPS (x/0.5f) L: 20.03ns= 20.00c T: 20.13ns= 20.096c 1817 AVX :VSQRTPS ymm, ymm L: 24.04ns= 24.00c T: 24.15ns= 24.111c 1818 AVX :VSQRTPS (0.0f) L: 24.04ns= 24.00c T: 24.15ns= 24.109c 1819 AVX :VSQRTPS (1.0f) L: 24.04ns= 24.00c T: 24.14ns= 24.101c 1820 AVX :VRCPPS ymm, ymm, ymm L: 5.01ns= 5.00c T: 4.01ns= 4.000c 1821 AVX :VRSQRTPS ymm, ymm, ymm L: 5.01ns= 5.00c T: 4.01ns= 4.000c 1822 AVX :VBLENDPS ymm, ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1823 AVX :VBLENDVPS ymm, ymm, ymm, ym L: 6.82ns= 6.81c T: 3.89ns= 3.885c 1824 AVX :VDPPS ymm, ymm, ymm, imm8 L: 19.58ns= 19.55c T: 6.70ns= 6.686c 1825 AVX :VPTESTPS ymm, ymm L: [no true dep.] T: 1.06ns= 1.062c 1826 AVX :VROUNDPS ymm, ymm, imm8 L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1827 AVX :VMOVAPD ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1828 AVX :VMOVAPD ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1829 AVX :VMOVAPD [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1830 AVX :VMOVAPD LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1831 AVX :VMOVUPD ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1832 AVX :VMOVUPD ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1833 AVX :VMOVUPD [m256], ymm L: [memory dep.] T: 1.00ns= 1.001c 1834 AVX :VMOVUPD aligned LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1835 AVX :VMOVUPD ymm, [m256 + 4] L: [memory dep.] T: 1.50ns= 1.500c 1836 AVX :VMOVUPD [m256 + 4], ymm L: [memory dep.] T: 2.00ns= 2.000c 1837 AVX :VMOVUPD unaligned LS pair L: 7.01ns= 7.00c T: 2.00ns= 2.000c 1838 AVX :VMOVDDUP ymm, ymm, ymm L: 1.18ns= 1.17c T: 0.67ns= 0.667c 1839 AVX :VMOVNTPD [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1840 AVX :VMOVMSKPD r32, ymm L: [diff. reg. set] T: 1.00ns= 1.000c 1841 AVX :VMASKMOVPD ymm,ymm,[m256+4] L: [memory dep.] T: 2.00ns= 2.000c 1842 AVX :VMASKMOVPD [m256+4],ymm,ymm L: [memory dep.] T: 2.50ns= 2.500c 1843 AVX :VMASKMOVPD unaligned LS pair L: 21.03ns= 21.00c T: 4.01ns= 3.999c 1844 AVX :VUNPCKLPD ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1845 AVX :VUNPCKHPD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1846 AVX :VSHUFPD ymm, ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1847 AVX :VPERMILPD ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1848 AVX :VPERMILPD ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1849 AVX :VCMPPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1850 AVX :VADDSUBPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1851 AVX :VHSUBPD ymm, ymm, ymm L: 8.00ns= 7.98c T: 3.57ns= 3.562c 1852 AVX :VHADDPD ymm, ymm, ymm L: 7.99ns= 7.98c T: 3.57ns= 3.564c 1853 AVX :VSUBPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1854 AVX :VADDPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1855 AVX :VMULPD ymm, ymm, ymm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 1856 AVX :VMULPD+VADDPD ymm, ymm, ymm L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1857 AVX :VMULPD ymm1.. VADDPD ymm2.. L: 4.00ns= 4.00c T: 2.00ns= 2.000c 1858 AVX :VMAXPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1859 AVX :VMINPD ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1860 AVX :VANDNPD ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 1861 AVX :VANDNPD ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1862 AVX :VANDPD ymm, ymm, ymm L: 1.16ns= 1.16c T: 0.67ns= 0.667c 1863 AVX :VANDPD ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1864 AVX :VORPD ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 1865 AVX :VORPD ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1866 AVX :VXORPD ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 1867 AVX :VXORPD ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 1868 AVX :VDIVPD ymm, ymm, ymm L: 32.05ns= 31.99c T: 32.20ns= 32.147c 1869 AVX :VDIVPD (0.0/x) L: 32.05ns= 31.99c T: 32.21ns= 32.155c 1870 AVX :VDIVPD (x/1.0) L: 32.05ns= 31.99c T: 32.20ns= 32.148c 1871 AVX :VDIVPD (x/2.0) L: 32.05ns= 31.99c T: 32.21ns= 32.158c 1872 AVX :VDIVPD (x/0.5) L: 32.05ns= 31.99c T: 32.20ns= 32.143c 1873 AVX :VSQRTPD ymm, ymm L: 48.07ns= 47.99c T: 48.31ns= 48.234c 1874 AVX :VSQRTPD (0.0) L: 48.07ns= 47.99c T: 48.33ns= 48.247c 1875 AVX :VSQRTPD (1.0) L: 48.07ns= 47.99c T: 48.32ns= 48.242c 1876 AVX :VBLENDPD ymm, ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1877 AVX :VBLENDVPD ymm, ymm, ymm, ym L: 6.82ns= 6.81c T: 3.89ns= 3.888c 1878 AVX :VCVTDQ2PD ymm, xmm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1879 AVX :VCVTPD2DQ xmm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1880 AVX :VCVTPD2DQ + VCVTDQ2PD L: 7.01ns= 7.00c T: 3.00ns= 3.000c 1881 AVX :VCVTTPD2DQ xmm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1882 AVX :VCVTTPD2DQ + VCVTDQ2PD L: 7.01ns= 7.00c T: 3.00ns= 3.000c 1883 AVX :VCVTDQ2PS ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1884 AVX :VCVTPS2DQ ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1885 AVX :VCVTPS2DQ + VCVTDQ2PS L: 6.01ns= 6.00c T: 4.01ns= 4.000c 1886 AVX :VCVTTPS2DQ ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1887 AVX :VCVTTPS2DQ + VCVTDQ2PS L: 6.01ns= 6.00c T: 4.01ns= 4.000c 1888 AVX :VCVTPS2PD ymm, xmm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1889 AVX :VCVTPD2PS xmm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1890 AVX :VCVTPD2PS + VCVTPS2PD L: 7.01ns= 7.00c T: 3.00ns= 3.000c 1891 AVX :VPTESTPD ymm, ymm L: [no true dep.] T: 1.06ns= 1.062c 1892 AVX :VROUNDPD ymm, ymm, imm8 L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1893 AVX :VBROADCASTSS ymm, m32 L: [memory dep.] T: 0.50ns= 0.500c 1894 AVX :VBROADCASTSD ymm, m64 L: [memory dep.] T: 0.50ns= 0.500c 1895 AVX :VBROADCASTF128 ymm, m128 L: [memory dep.] T: 0.50ns= 0.500c 1896 AVX :VEXTRACTF128 xmm, ymm, imm8 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 1897 AVX :VINSERTF128 ym, ym, xm, im8 L: 1.15ns= 1.15c T: 0.67ns= 0.667c 1898 AVX :VPERM2F128 ym, ym, ym, im8 L: 6.01ns= 6.00c T: 2.00ns= 2.000c 1899 AVX :VMOVDQA ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1900 AVX :VMOVDQA ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1901 AVX :VMOVDQA [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1902 AVX :VMOVDQA LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1903 AVX :VMOVDQU ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 1904 AVX :VMOVDQU ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 1905 AVX :VMOVDQU [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1906 AVX :VMOVDQU aligned LS pair L: 7.01ns= 7.00c T: 1.00ns= 1.000c 1907 AVX :VMOVDQU ymm, [m256 + 4] L: [memory dep.] T: 1.50ns= 1.500c 1908 AVX :VMOVDQU [m256 + 4], ymm L: [memory dep.] T: 2.00ns= 2.000c 1909 AVX :VMOVDQU unaligned LS pair L: 7.01ns= 7.00c T: 2.00ns= 2.000c 1910 AVX :VMOVNTDQ [m256], ymm L: [memory dep.] T: 1.00ns= 1.000c 1911 AVX :VLDDQU ymm, [m256 + 4] L: [memory dep.] T: 1.50ns= 1.500c 1912 AVX :VZEROUPPER L: [no true dep.] T: 1.00ns= 1.000c 1913 AVX :VZEROALL L: [no true dep.] T: 1.00ns= 1.000c 1915 FMA3 :VFMADD132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1916 FMA3 :VFMADD213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1917 FMA3 :VFMADD231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1919 FMA3 :VFMSUB132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1920 FMA3 :VFMSUB213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1921 FMA3 :VFMSUB231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1923 FMA3 :VFNMADD132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1924 FMA3 :VFNMADD213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1925 FMA3 :VFNMADD231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1927 FMA3 :VFNMSUB132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1928 FMA3 :VFNMSUB213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1929 FMA3 :VFNMSUB231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1931 FMA3 :VFMADDSUB132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1932 FMA3 :VFMADDSUB213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1933 FMA3 :VFMADDSUB231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1935 FMA3 :VFMSUBADD132PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1936 FMA3 :VFMSUBADD213PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1937 FMA3 :VFMSUBADD231PS ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1939 FMA3 :VFMADD132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1940 FMA3 :VFMADD213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1941 FMA3 :VFMADD231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1943 FMA3 :VFMSUB132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1944 FMA3 :VFMSUB213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1945 FMA3 :VFMSUB231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1947 FMA3 :VFNMADD132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1948 FMA3 :VFNMADD213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1949 FMA3 :VFNMADD231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1951 FMA3 :VFNMSUB132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1952 FMA3 :VFNMSUB213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1953 FMA3 :VFNMSUB231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1955 FMA3 :VFMADDSUB132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1956 FMA3 :VFMADDSUB213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1957 FMA3 :VFMADDSUB231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1959 FMA3 :VFMSUBADD132PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1960 FMA3 :VFMSUBADD213PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1961 FMA3 :VFMSUBADD231PD ymm,ymm,ymm L: 6.01ns= 6.00c T: 1.00ns= 1.000c 1967 F16C :VCVTPS2PH + VCVTPH2PS L: 6.01ns= 6.00c T: 2.00ns= 2.001c 1968 F16C :VCVTPS2PH xmm, ymm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 1969 F16C :VCVTPH2PS ymm, xmm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 1970 F16C :VCVTPS2PH + VCVTPH2PS L: 3.00ns= 3.00c T: 3.00ns= 3.000c 1971 RDRAND :RDRAND r16 L: [no true dep.] T: 412.79ns= 412.121c 1972 RDRAND :RDRAND r32 L: [no true dep.] T: 397.38ns= 396.731c 1973 RDRAND_X64 :RDRAND r64 L: [no true dep.] T: 365.90ns= 365.306c 1974 X86 :MOV+ADD r8, r8 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 1975 X86 :MOV+ADD r16, r16 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 1976 X86 :MOV+ADD r32, r32 L: 0.40ns= 0.40c T: 0.40ns= 0.400c 1977 AMD64 :MOV+ADD r64, r64 L: 0.40ns= 0.40c T: 0.40ns= 0.400c 1978 MMX :MOVQ+PADDB mm, mm L: 1.14ns= 1.14c T: 0.71ns= 0.708c 1979 MMX :MOVQ+PADDW mm, mm L: 1.14ns= 1.14c T: 0.71ns= 0.708c 1980 MMX :MOVQ+PADDD mm, mm L: 1.14ns= 1.14c T: 0.71ns= 0.708c 1981 SSE2 :MOVQ+PADDQ mm, mm L: 1.14ns= 1.14c T: 0.71ns= 0.708c 1983 SSE :MOVSS+ADDSS xmm, xmm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1984 AVX :VMOVSS+VADDSS xm, xm, xm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1985 SSE :MOVAPS+ADDPS xmm, xmm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1986 AVX :VMOVAPS+VADDPS xm, xm, xm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1987 SSE2 :MOVSD+ADDSD xmm, xmm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1988 AVX :VMOVSD+VADDSD xm, xm, xm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1989 SSE2 :MOVAPD+ADDPD xmm, xmm L: 7.01ns= 7.00c T: 0.76ns= 0.758c 1990 AVX :VMOVAPD+VADDPD xm, xm, xm L: 7.01ns= 7.00c T: 0.76ns= 0.759c 1991 SSE2 :MOVDQA+PADDB xmm, xmm L: 2.00ns= 2.00c T: 0.68ns= 0.675c 1992 SSE2 :MOVDQA+PADDW xmm, xmm L: 2.00ns= 2.00c T: 0.68ns= 0.675c 1993 SSE2 :MOVDQA+PADDD xmm, xmm L: 2.00ns= 2.00c T: 0.68ns= 0.676c 1994 SSE2 :MOVDQA+PADDQ xmm, xmm L: 2.00ns= 2.00c T: 0.68ns= 0.675c 1995 AVX :VMOVDQA+VPADDB xm, xm, xm L: 2.00ns= 2.00c T: 0.68ns= 0.674c 1996 AVX :VMOVDQA+VPADDW xm, xm, xm L: 2.00ns= 2.00c T: 0.68ns= 0.674c 1997 AVX :VMOVDQA+VPADDD xm, xm, xm L: 2.00ns= 2.00c T: 0.68ns= 0.674c 1998 AVX :VMOVDQA+VPADDQ xm, xm, xm L: 2.00ns= 2.00c T: 0.68ns= 0.674c 1999 AVX :VMOVAPS+VADDPS ym, ym, ym L: 7.01ns= 7.00c T: 1.45ns= 1.448c 2000 AVX :VMOVAPD+VADDPD ym, ym, ym L: 7.01ns= 7.00c T: 1.45ns= 1.447c 2001 RDSEED :RDSEED r16 L: [no true dep.] T: 472.02ns= 471.251c 2002 RDSEED :RDSEED r32 L: [no true dep.] T: 472.22ns= 471.452c 2003 RDSEED_X64 :RDSEED r64 L: [no true dep.] T: 470.32ns= 469.552c 2004 BMI :ANDN r32, r32, r32 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2005 BMI_X64 :ANDN r64, r64, r64 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2006 BMI :BEXTR r32, r32, r32 L: 5.01ns= 5.00c T: 1.00ns= 1.000c 2007 BMI_X64 :BEXTR r64, r64, r64 L: 5.01ns= 5.00c T: 1.00ns= 1.000c 2008 BMI :BLSI r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2009 BMI_X64 :BLSI r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2010 BMI :BLSMSK r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2011 BMI_X64 :BLSMSK r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2012 BMI :BLSR r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2013 BMI_X64 :BLSR r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2014 BMI :TZCNT r16, r16 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2015 BMI :TZCNT r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2016 BMI_X64 :TZCNT r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2017 BMI2 :BZHI r32, r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2018 BMI2_X64 :BZHI r64, r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2019 BMI2 :MULX r32, r32, r32 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 2020 BMI2_X64 :MULX r64, r64, r64 L: 6.01ns= 6.00c T: 1.12ns= 1.117c 2021 BMI2 :PDEP r32, r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2022 BMI2_X64 :PDEP r64, r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2023 BMI2 :PEXT r32, r32, r32 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2024 BMI2_X64 :PEXT r64, r64, r64 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2025 BMI2 :RORX r32, r32, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2026 BMI2_X64 :RORX r64, r64, imm8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2027 BMI2 :SARX r32, r32, r32 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2028 BMI2_X64 :SARX r64, r64, r64 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2029 BMI2 :SHLX r32, r32, r32 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2030 BMI2_X64 :SHLX r64, r64, r64 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2031 BMI2 :SHRX r32, r32, r32 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2032 BMI2_X64 :SHRX r64, r64, r64 L: 2.00ns= 2.00c T: 0.25ns= 0.250c 2053 AVX2 :VMOVNTDQA ymm, [m256] L: [memory dep.] T: 1.00ns= 1.000c 2054 AVX2 :VMOVNTDQA + VMOVNTDQ ymm L: 493.99ns= 493.18c T: 493.18ns= 493.184c 2055 AVX2 :VPMOVMSKB r32, ymm L: [diff. reg. set] T: 1.00ns= 1.000c 2056 AVX2_X64 :VPMOVMSKB r64, ymm L: [diff. reg. set] T: 1.00ns= 1.000c 2057 AVX2 :VPADDB ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2058 AVX2 :VPADDW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2059 AVX2 :VPADDD ymm, ymm, ymm L: 1.16ns= 1.16c T: 0.67ns= 0.667c 2060 AVX2 :VPADDQ ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2061 AVX2 :VPADDSB ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 2062 AVX2 :VPADDSW ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2063 AVX2 :VPADDUSB ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2064 AVX2 :VPADDUSW ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2065 AVX2 :VPSUBB ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2066 AVX2 :VPSUBB ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2067 AVX2 :VPSUBW ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2068 AVX2 :VPSUBW ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2069 AVX2 :VPSUBD ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2070 AVX2 :VPSUBD ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2071 AVX2 :VPSUBQ ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2072 AVX2 :VPSUBQ ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2073 AVX2 :VPSUBSB ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2074 AVX2 :VPSUBSB ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2075 AVX2 :VPSUBSW ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2076 AVX2 :VPSUBSW ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2077 AVX2 :VPSUBUSB ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2078 AVX2 :VPSUBUSB ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2079 AVX2 :VPSUBUSW ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2080 AVX2 :VPSUBUSW ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2081 AVX2 :VPCMPEQB ymm, ymm, ymm L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2082 AVX2 :VPCMPEQB ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2083 AVX2 :VPCMPEQW ymm, ymm, ymm L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2084 AVX2 :VPCMPEQW ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.666c 2085 AVX2 :VPCMPEQD ymm, ymm, ymm L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2086 AVX2 :VPCMPEQD ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2087 AVX2 :VPCMPEQQ ymm, ymm, ymm L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2088 AVX2 :VPCMPEQQ ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2089 AVX2 :VPCMPGTB ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2090 AVX2 :VPCMPGTB ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2091 AVX2 :VPCMPGTW ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2092 AVX2 :VPCMPGTW ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2093 AVX2 :VPCMPGTD ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2094 AVX2 :VPCMPGTD ymm1, ymm1, ymm2 L: 1.16ns= 1.15c T: 0.67ns= 0.667c 2095 AVX2 :VPCMPGTQ ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2096 AVX2 :VPCMPGTQ ymm1, ymm1, ymm2 L: 3.99ns= 3.99c T: 2.00ns= 2.000c 2097 AVX2 :VPAND ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 2098 AVX2 :VPAND ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2099 AVX2 :VPANDN ymm, ymm, ymm L: 1.17ns= 1.17c T: 0.67ns= 0.667c 2100 AVX2 :VPANDN ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2101 AVX2 :VPOR ymm, ymm, ymm L: 1.16ns= 1.16c T: 0.67ns= 0.667c 2102 AVX2 :VPOR ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2103 AVX2 :VPXOR ymm, ymm, ymm L: 0.40ns= 0.40c T: 0.40ns= 0.403c 2104 AVX2 :VPXOR ymm1, ymm1, ymm2 L: 1.19ns= 1.19c T: 0.67ns= 0.667c 2105 AVX2 :VPMULHW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2106 AVX2 :VPMULHUW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2107 AVX2 :VPMULHRSW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2108 AVX2 :VPMULLW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2109 AVX2 :VPMULLD ymm, ymm, ymm L: 4.00ns= 4.00c T: 4.01ns= 4.000c 2110 AVX2 :VPMULDQ ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2111 AVX2 :VPMULUDQ ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2112 AVX2 :VPMADDUBSW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2113 AVX2 :VPMADDWD ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2114 AVX2 :VPSLLW ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2115 AVX2 :VPSLLW ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2116 AVX2 :VPSLLD ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2117 AVX2 :VPSLLD ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2118 AVX2 :VPSLLQ ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2119 AVX2 :VPSLLQ ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2120 AVX2 :VPSLLDQ ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2121 AVX2 :VPSRAW ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2122 AVX2 :VPSRAW ymm, ymm, imm8 L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2123 AVX2 :VPSRAD ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2124 AVX2 :VPSRAD ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2125 AVX2 :VPSRLW ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2126 AVX2 :VPSRLW ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2127 AVX2 :VPSRLD ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2128 AVX2 :VPSRLD ymm, ymm, imm8 L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2129 AVX2 :VPSRLQ ymm, ymm, xmm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2130 AVX2 :VPSRLQ ymm, ymm, imm8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2131 AVX2 :VPSRLDQ ymm, ymm, imm8 L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2132 AVX2 :VPUNPCKHBW ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2133 AVX2 :VPUNPCKHWD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2134 AVX2 :VPUNPCKHDQ ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2135 AVX2 :VPUNPCKHQDQ ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2136 AVX2 :VPUNPCKLBW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2137 AVX2 :VPUNPCKLWD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2138 AVX2 :VPUNPCKLDQ ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2139 AVX2 :VPUNPCKLQDQ ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2140 AVX2 :VPACKSSWB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2141 AVX2 :VPACKUSWB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2142 AVX2 :VPACKSSDW ymm, ymm, ymm L: 1.19ns= 1.18c T: 0.67ns= 0.667c 2143 AVX2 :VPACKUSDW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2144 AVX2 :VPAVGB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2145 AVX2 :VPAVGW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2146 AVX2 :VPMAXUB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2147 AVX2 :VPMAXSB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2148 AVX2 :VPMAXUW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2149 AVX2 :VPMAXSW ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2150 AVX2 :VPMAXUD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2151 AVX2 :VPMAXSD ymm, ymm, ymm L: 1.18ns= 1.18c T: 0.67ns= 0.667c 2152 AVX2 :VPMINUB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2153 AVX2 :VPMINSB ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2154 AVX2 :VPMINUW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2155 AVX2 :VPMINSW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2156 AVX2 :VPMINUD ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2157 AVX2 :VPMINSD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2158 AVX2 :VPSADBW ymm, ymm, ymm L: 3.00ns= 3.00c T: 2.00ns= 2.000c 2159 AVX2 :VPSHUFB ymm, ymm, ymm L: 2.00ns= 2.00c T: 2.00ns= 2.000c 2160 AVX2 :VPSHUFLW ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2161 AVX2 :VPSHUFHW ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2162 AVX2 :VPSHUFD ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2163 AVX2 :VPABSB ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2164 AVX2 :VPABSW ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2165 AVX2 :VPABSD ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2166 AVX2 :VPALIGNR ymm, ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2167 AVX2 :VPHADDW ymm, ymm, ymm L: 6.94ns= 6.93c T: 4.84ns= 4.829c 2168 AVX2 :VPHADDD ymm, ymm, ymm L: 3.70ns= 3.69c T: 3.65ns= 3.641c 2169 AVX2 :VPHADDSW ymm, ymm, ymm L: 6.94ns= 6.93c T: 4.84ns= 4.830c 2170 AVX2 :VPHSUBW ymm, ymm, ymm L: 6.94ns= 6.93c T: 4.84ns= 4.828c 2171 AVX2 :VPHSUBD ymm, ymm, ymm L: 3.70ns= 3.69c T: 3.64ns= 3.634c 2172 AVX2 :VPHSUBSW ymm, ymm, ymm L: 6.95ns= 6.94c T: 4.84ns= 4.829c 2173 AVX2 :VPSIGNB ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2174 AVX2 :VPSIGNW ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2175 AVX2 :VPSIGND ymm, ymm, ymm L: 1.15ns= 1.15c T: 0.67ns= 0.667c 2176 AVX2 :VPBLENDW ymm, ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2177 AVX2 :VPBLENDVB ymm, ymm, ymm, ym L: 6.82ns= 6.81c T: 3.90ns= 3.891c 2178 AVX2 :VPBLENDD xmm, xmm, xmm, im8 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2179 AVX2 :VPBLENDD ymm, ymm, ymm, im8 L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2180 AVX2 :VMPSADBW ymm, ymm, imm8 L: 4.78ns= 4.78c T: 3.57ns= 3.566c 2181 AVX2 :VPMOVSXBW ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2182 AVX2 :VPMOVSXBD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2183 AVX2 :VPMOVSXBQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2184 AVX2 :VPMOVSXWD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2185 AVX2 :VPMOVSXWQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2186 AVX2 :VPMOVSXDQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2187 AVX2 :VPMOVZXBW ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2188 AVX2 :VPMOVZXBD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2189 AVX2 :VPMOVZXBQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2190 AVX2 :VPMOVZXWD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2191 AVX2 :VPMOVZXWQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2192 AVX2 :VPMOVZXDQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2193 AVX2 :VPMASKMOVD xmm,xmm,[m128+4] L: [memory dep.] T: 1.00ns= 1.000c 2194 AVX2 :VPMASKMOVD [m128+4],xmm,xmm L: [memory dep.] T: 1.25ns= 1.250c 2195 AVX2 :VPMASKMOVD unaligned LS pair L: 18.03ns= 18.00c T: 2.00ns= 2.000c 2196 AVX2 :VPMASKMOVQ xmm,xmm,[m128+4] L: [memory dep.] T: 1.00ns= 1.000c 2197 AVX2 :VPMASKMOVQ [m128+4],xmm,xmm L: [memory dep.] T: 1.25ns= 1.250c 2198 AVX2 :VPMASKMOVQ unaligned LS pair L: 18.03ns= 18.00c T: 2.00ns= 2.000c 2199 AVX2 :VPMASKMOVD ymm,ymm,[m256+4] L: [memory dep.] T: 2.00ns= 2.000c 2200 AVX2 :VPMASKMOVD [m256+4],ymm,ymm L: [memory dep.] T: 2.50ns= 2.500c 2201 AVX2 :VPMASKMOVD unaligned LS pair L: 21.03ns= 21.00c T: 19.52ns= 19.490c 2202 AVX2 :VPMASKMOVQ ymm,ymm,[m256+4] L: [memory dep.] T: 2.00ns= 2.000c 2203 AVX2 :VPMASKMOVQ [m256+4],ymm,ymm L: [memory dep.] T: 2.50ns= 2.500c 2204 AVX2 :VPMASKMOVQ unaligned LS pair L: 21.03ns= 21.00c T: 19.53ns= 19.493c 2205 AVX2 :VBROADCASTSS xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2206 AVX2 :VBROADCASTSS ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2207 AVX2 :VBROADCASTSD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2208 AVX2 :VPBROADCASTB xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2209 AVX2 :VPBROADCASTB ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2210 AVX2 :VPBROADCASTW xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2211 AVX2 :VPBROADCASTW ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2212 AVX2 :VPBROADCASTD xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2213 AVX2 :VPBROADCASTD ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2214 AVX2 :VPBROADCASTQ xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2215 AVX2 :VPBROADCASTQ ymm, xmm L: 1.07ns= 1.07c T: 0.67ns= 0.667c 2216 AVX2 :VBROADCASTI128 ymm, m128 L: [memory dep.] T: 0.50ns= 0.500c 2217 AVX2 :VEXTRACTI128 xmm, ymm, imm8 L: 1.00ns= 1.00c T: 1.00ns= 1.000c 2218 AVX2 :VINSERTI128 ym, ym, xm, im8 L: 1.14ns= 1.14c T: 0.67ns= 0.667c 2219 AVX2 :VPERM2I128 ym, ym, ym, im8 L: 6.01ns= 6.00c T: 2.00ns= 2.000c 2220 AVX2 :VPERMD ymm, ymm, ymm L: 6.01ns= 6.00c T: 2.00ns= 2.000c 2221 AVX2 :VPERMQ ymm, ymm, imm8 L: 6.01ns= 6.00c T: 2.00ns= 2.000c 2222 AVX2 :VPERMPS ymm, ymm, ymm L: 6.01ns= 6.00c T: 2.00ns= 2.000c 2223 AVX2 :VPERMPD ymm, ymm, imm8 L: 6.01ns= 6.00c T: 2.00ns= 2.000c 2224 AVX2 :VPSLLVD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2225 AVX2 :VPSLLVD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2226 AVX2 :VPSLLVQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2227 AVX2 :VPSLLVQ ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2228 AVX2 :VPSRLVD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2229 AVX2 :VPSRLVD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2230 AVX2 :VPSRLVQ xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2231 AVX2 :VPSRLVQ ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2232 AVX2 :VPSRAVD xmm, xmm, xmm L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2233 AVX2 :VPSRAVD ymm, ymm, ymm L: 1.21ns= 1.21c T: 0.67ns= 0.667c 2234 ADX :ADCX r32, r32 L: 2.00ns= 2.00c T: 1.00ns= 1.000c 2235 ADX_X64 :ADCX r64, r64 L: 2.00ns= 2.00c T: 1.00ns= 1.000c 2236 ADX :ADOX r32, r32 L: 2.00ns= 2.00c T: 1.00ns= 1.000c 2237 ADX_X64 :ADOX r64, r64 L: 2.00ns= 2.00c T: 1.00ns= 1.000c 2238 CLFLUSH :CLFLUSH [mem] L: [memory dep.] T: 111.14ns= 110.959c 2239 CLFLUSHOPT :CLFLUSHOPT [mem] L: [memory dep.] T: 10.47ns= 10.451c 2241 SHA :SHA1RNDS4 xmm, xmm, imm8 L: 4.00ns= 4.00c T: 1.00ns= 1.000c 2242 SHA :SHA1NEXTE xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2243 SHA :SHA1MSG1 xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2244 SHA :SHA1MSG2 xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2245 SHA :SHA256RNDS2 xm, xm, L: 4.00ns= 4.00c T: 1.00ns= 1.000c 2246 SHA :SHA256MSG1 xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2247 SHA :SHA256MSG2 xmm, xmm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 2248 X86 :MOV r1_8, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2249 X86 :MOV r1_16, r2_16 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2250 X86 :MOV r1_32, r2_32 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2251 AMD64 :MOV r1_64, r2_64 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2252 X86 :MOVSX r1_16, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2253 X86 :MOVSX r1_32, r2_8 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2254 AMD64 :MOVSX r1_64, r2_8 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2255 X86 :MOVSX r1_32, r2_16 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2256 AMD64 :MOVSX r1_64, r2_16 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2257 AMD64 :MOVSXD r1_64, r2_32 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2258 X86 :MOVZX r1_16, r2_8 L: 1.00ns= 1.00c T: 0.25ns= 0.250c 2259 X86 :MOVZX r1_32, r2_8 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2260 AMD64 :MOVZX r1_64, r2_8 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2261 X86 :MOVZX r1_32, r2_16 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2262 AMD64 :MOVZX r1_64, r2_16 L: 0.25ns= 0.25c T: 0.25ns= 0.250c 2263 MMX :MOVQ mm1, mm2 L: 0.33ns= 0.33c T: 0.37ns= 0.373c 2264 SSE :MOVSS xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2265 AVX :VMOVSS xmm1, xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2266 SSE :MOVAPS xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2267 AVX :VMOVAPS xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2268 SSE :MOVUPS xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2269 AVX :VMOVUPS xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2270 SSE2 :MOVSD xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2271 AVX :VMOVSD xmm1, xmm1, xmm2 L: 1.00ns= 1.00c T: 0.33ns= 0.333c 2272 SSE2 :MOVAPD xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2273 AVX :VMOVAPD xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2274 SSE2 :MOVUPD xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2275 AVX :VMOVUPD xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2276 SSE2 :MOVDQA xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2277 AVX :VMOVDQA xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2278 SSE2 :MOVDQU xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2279 AVX :VMOVDQU xmm1, xmm2 L: 0.20ns= 0.20c T: 0.20ns= 0.200c 2280 AVX :VMOVAPS ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2281 AVX :VMOVUPS ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2282 AVX :VMOVAPD ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2283 AVX :VMOVUPD ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2284 AVX :VMOVDQA ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2285 AVX :VMOVDQU ymm1, ymm2 L: 0.67ns= 0.66c T: 0.67ns= 0.667c 2286 AVX2 :VPADDD+VADDPS ym, ym, ym L: 7.01ns= 7.00c T: 1.45ns= 1.448c 2287 AVX2 :VPADDQ+VADDPD ym, ym, ym L: 7.01ns= 7.00c T: 1.45ns= 1.445c 2288 AVX2 :VCMPPS+VPADDD ym, ym, ym L: 7.01ns= 7.00c T: 1.44ns= 1.439c 2289 AVX2 :VCMPPD+VPADDQ ym, ym, ym L: 7.01ns= 7.00c T: 1.44ns= 1.438c 2290 SSE :4xADDPS xm1,xm1 4x xm2,xm2 L: 12.02ns= 12.00c T: 12.02ns= 12.000c 2291 SSE :4xMULPS xm1,xm1 4x xm2,xm2 L: 16.02ns= 16.00c T: 16.03ns= 16.001c 2292 SSE2 :4xADDPD xm1,xm1 4x xm2,xm2 L: 12.02ns= 12.00c T: 12.02ns= 12.000c 2293 SSE2 :4xMULPD xm1,xm1 4x xm2,xm2 L: 16.02ns= 16.00c T: 16.03ns= 16.001c 2294 LNOP :LNOP3 [eax], eax L: [no true dep.] T: 0.20ns= 0.200c 2295 LNOP :LNOP4 [eax+disp8], eax L: [no true dep.] T: 0.20ns= 0.200c 2296 LNOP :LNOP5 [SIB+disp8], eax L: [no true dep.] T: 0.20ns= 0.200c 2297 LNOP :LNOP6 [SIB+disp8], ax L: [no true dep.] T: 0.23ns= 0.229c 2298 LNOP :LNOP7 [eax+disp32], eax L: [no true dep.] T: 0.27ns= 0.269c 2299 LNOP :LNOP8 [SIB+disp32], eax L: [no true dep.] T: 0.29ns= 0.292c 2300 LNOP :LNOP9 [SIB+disp32], ax L: [no true dep.] T: 0.32ns= 0.323c 2301 LNOP :2x66 LNOPA [SIB+disp32], ax L: [no true dep.] T: 0.36ns= 0.354c 2302 LNOP :3x66 LNOPB [SIB+disp32], ax L: [no true dep.] T: 0.50ns= 0.501c 2303 LNOP :4x66 LNOPC [SIB+disp32], ax L: [no true dep.] T: 3.45ns= 3.449c 2304 LNOP :5x66 LNOPD [SIB+disp32], ax L: [no true dep.] T: 3.45ns= 3.443c 2305 LNOP :6x66 LNOPE [SIB+disp32], ax L: [no true dep.] T: 3.45ns= 3.448c 2306 LNOP :7x66 LNOPF [SIB+disp32], ax L: [no true dep.] T: 3.44ns= 3.438c 2309 AVX2 :VGATHERDPS xmm, [xm32], xmm L: 25.84ns= 25.79c T: 26.04ns= 25.999c 2310 AVX2 :VGATHERDPS ymm, [ym32], ymm L: 31.94ns= 31.88c T: 32.08ns= 32.031c 2311 AVX2 :VGATHERQPS xmm, [xm64], xmm L: 33.19ns= 33.13c T: 33.22ns= 33.168c 2312 AVX2 :VGATHERQPS xmm, [ym64], xmm L: 30.61ns= 30.56c T: 30.69ns= 30.636c 2313 AVX2 :VGATHERDPD xmm, [xm32], xmm L: 29.97ns= 29.93c T: 30.15ns= 30.099c 2314 AVX2 :VGATHERDPD ymm, [xm32], ymm L: 31.96ns= 31.91c T: 32.17ns= 32.113c 2315 AVX2 :VGATHERQPD xmm, [xm64], xmm L: 21.77ns= 21.73c T: 21.71ns= 21.670c 2316 AVX2 :VGATHERQPD ymm, [ym64], ymm L: 23.94ns= 23.90c T: 24.09ns= 24.046c 2317 AVX2 :VPGATHERDD xmm, [xm32], xmm L: 25.87ns= 25.83c T: 26.11ns= 26.071c 2318 AVX2 :VPGATHERDD ymm, [ym32], ymm L: 32.08ns= 32.02c T: 32.13ns= 32.077c 2319 AVX2 :VPGATHERQD xmm, [xm64], xmm L: 33.17ns= 33.12c T: 33.21ns= 33.158c 2320 AVX2 :VPGATHERQD xmm, [ym64], xmm L: 31.10ns= 31.04c T: 31.10ns= 31.048c 2321 AVX2 :VPGATHERDQ xmm, [xm32], xmm L: 30.02ns= 29.98c T: 30.13ns= 30.086c 2322 AVX2 :VPGATHERDQ ymm, [xm32], ymm L: 32.05ns= 32.00c T: 32.07ns= 32.022c 2323 AVX2 :VPGATHERQQ xmm, [xm64], xmm L: 21.67ns= 21.64c T: 21.69ns= 21.651c 2324 AVX2 :VPGATHERQQ ymm, [ym64], ymm L: 23.98ns= 23.94c T: 24.07ns= 24.030c 2326 CLWB :CLWB [mem] L: [memory dep.] T: 14.66ns= 14.639c 2330 RDPID :RDPID r32/r64 L: [no true dep.] T: 11.86ns= 11.836c 4195 AVX :VMOVAPS+VEXTRACTF128 [m128], ym, im8 L: [memory dep.] T: 2.00ns= 2.000c 4196 AVX2 :VMOVDQA+VEXTRACTI128 [m128], ym, im8 L: [memory dep.] T: 2.00ns= 2.000c 4209 AVX :VMOVAPS+VINSERTF128 ym, [m128], im8 L: [memory dep.] T: 1.00ns= 1.000c 4210 AVX2 :VMOVDQA+VINSERTI128 ym, [m128], im8 L: [memory dep.] T: 1.00ns= 1.000c 4316 AVX+VAES :VAESDEC ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4320 AVX+VAES :VAESDECLAST ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4324 AVX+VAES :VAESENC ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4328 AVX+VAES :VAESENCLAST ymm, ymm, ymm L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4332 AVX+VPCLMULQDQ :VPCLMULQDQ ymm, ymm, ymm, imm8 L: 4.00ns= 4.00c T: 2.00ns= 2.000c 4336 GFNI :GF2P8AFFINEINVQB xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 4337 AVX+GFNI :VGF2P8AFFINEINVQB xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 4338 AVX+GFNI :VGF2P8AFFINEINVQB ymm, ymm, ymm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4342 GFNI :GF2P8AFFINEQB xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 4343 AVX+GFNI :VGF2P8AFFINEQB xmm, xmm, xmm, imm8 L: 3.00ns= 3.00c T: 0.50ns= 0.500c 4344 AVX+GFNI :VGF2P8AFFINEQB ymm, ymm, ymm, imm8 L: 3.00ns= 3.00c T: 1.00ns= 1.000c 4348 GFNI :GF2P8MULB xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4349 AVX+GFNI :VGF2P8MULB xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4350 AVX+GFNI :VGF2P8MULB ymm, ymm, ymm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 4354 X86 :SHLD r1_16, r2_16, imm8 L: 12.66ns= 12.64c T: 13.76ns= 13.738c 4355 X86 :SHLD r1_32, r2_32, imm8 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 4356 AMD64 :SHLD r1_64, r2_64, imm8 L: 12.18ns= 12.16c T: 12.58ns= 12.561c 4357 X86 :SHLD r1_16, r2_16, cl L: 13.33ns= 13.31c T: 13.51ns= 13.493c 4358 X86 :SHLD r1_32, r2_32, cl L: 3.44ns= 3.43c T: 3.54ns= 3.530c 4359 AMD64 :SHLD r1_64, r2_64, cl L: 11.86ns= 11.84c T: 13.11ns= 13.085c 4360 X86 :SHRD r1_16, r2_16, imm8 L: 11.01ns= 10.99c T: 11.67ns= 11.647c 4361 X86 :SHRD r1_32, r2_32, imm8 L: 2.00ns= 2.00c T: 0.50ns= 0.500c 4362 AMD64 :SHRD r1_64, r2_64, imm8 L: 13.69ns= 13.67c T: 14.62ns= 14.592c 4363 X86 :SHRD r1_16, r2_16, cl L: 11.14ns= 11.12c T: 11.47ns= 11.447c 4364 X86 :SHRD r1_32, r2_32, cl L: 3.44ns= 3.44c T: 3.54ns= 3.532c 4365 AMD64 :SHRD r1_64, r2_64, cl L: 13.85ns= 13.83c T: 15.11ns= 15.088c 4366 X86 :ADC r8, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4367 X86 :ADC r16, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4368 X86 :ADC r32, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4369 AMD64 :ADC r64, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4370 X86 :ADC r16, imm16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4371 X86 :ADC r32, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4372 AMD64 :ADC r64, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4373 X86 :ADC al, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4374 X86 :ADC ax, imm16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4375 X86 :ADC eax, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4376 AMD64 :ADC rax, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4377 X86 :ADC r8, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4378 X86 :ADC r16, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4379 X86 :ADC r32, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4380 AMD64 :ADC r64, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4381 X86 :ADC r16, imm16_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4382 X86 :ADC r32, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4383 AMD64 :ADC r64, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4384 X86 :ADC al, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4385 X86 :ADC ax, imm16_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4386 X86 :ADC eax, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4387 AMD64 :ADC rax, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4388 X86 :SBB r8, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4389 X86 :SBB r16, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4390 X86 :SBB r32, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4391 AMD64 :SBB r64, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4392 X86 :SBB r16, imm16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4393 X86 :SBB r32, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4394 AMD64 :SBB r64, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4395 X86 :SBB al, imm8 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4396 X86 :SBB ax, imm16 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4397 X86 :SBB eax, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4398 AMD64 :SBB rax, imm32 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4399 X86 :SBB r8, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4400 X86 :SBB r16, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4401 X86 :SBB r32, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4402 AMD64 :SBB r64, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4403 X86 :SBB r16, imm16_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4404 X86 :SBB r32, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4405 AMD64 :SBB r64, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4406 X86 :SBB al, imm8_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4407 X86 :SBB ax, imm16_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4408 X86 :SBB eax, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4409 AMD64 :SBB rax, imm32_0 L: 2.00ns= 2.00c T: 2.00ns= 2.000c 4410 AMD64 :LEA r16, [disp32] L: 3.60ns= 3.59c T: 3.49ns= 3.484c 4411 AMD64 :LEA r32, [disp32] L: 0.26ns= 0.26c T: 0.27ns= 0.269c 4412 AMD64 :LEA r64, [disp32] L: 0.29ns= 0.29c T: 0.29ns= 0.292c 4413 AMD64 :LEA r16, [r64] L: 3.61ns= 3.60c T: 3.50ns= 3.498c 4414 AMD64 :LEA r32, [r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4415 AMD64 :LEA r64, [r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4416 AMD64 :LEA r16, [r64 + disp8] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 4417 AMD64 :LEA r32, [r64 + disp8] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4418 AMD64 :LEA r64, [r64 + disp8] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4419 AMD64 :LEA r16, [r64 + disp32] L: 3.60ns= 3.59c T: 3.50ns= 3.495c 4420 AMD64 :LEA r32, [r64 + disp32] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4421 AMD64 :LEA r64, [r64 + disp32] L: 1.00ns= 1.00c T: 0.27ns= 0.268c 4422 AMD64 :LEA r16, [r64 + r64] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 4423 AMD64 :LEA r32, [r64 + r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4424 AMD64 :LEA r64, [r64 + r64] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4425 AMD64 :LEA r16, [r64 + r64 + disp8] L: 3.61ns= 3.60c T: 3.50ns= 3.498c 4426 AMD64 :LEA r32, [r64 + r64 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4427 AMD64 :LEA r64, [r64 + r64 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4428 AMD64 :LEA r16, [r64 + r64 + disp32] L: 3.60ns= 3.59c T: 3.49ns= 3.484c 4429 AMD64 :LEA r32, [r64 + r64 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4430 AMD64 :LEA r64, [r64 + r64 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4431 AMD64 :LEA r16, [r64 + r64 * 8] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 4432 AMD64 :LEA r32, [r64 + r64 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 4433 AMD64 :LEA r64, [r64 + r64 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 4434 AMD64 :LEA r16, [r64 + r64 * 8 + disp8] L: 3.61ns= 3.60c T: 3.50ns= 3.498c 4435 AMD64 :LEA r32, [r64 + r64 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4436 AMD64 :LEA r64, [r64 + r64 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4437 AMD64 :LEA r16, [r64 + r64 * 8 + disp32] L: 3.60ns= 3.60c T: 3.49ns= 3.484c 4438 AMD64 :LEA r32, [r64 + r64 * 8 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4439 AMD64 :LEA r64, [r64 + r64 * 8 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4440 AMD64 :ASP LEA r16, [disp32] L: 3.60ns= 3.60c T: 3.50ns= 3.493c 4441 AMD64 :ASP LEA r32, [disp32] L: 0.29ns= 0.29c T: 0.30ns= 0.302c 4442 AMD64 :ASP LEA r64, [disp32] L: 0.32ns= 0.32c T: 0.32ns= 0.323c 4443 AMD64 :ASP LEA r16, [r32] L: 3.60ns= 3.59c T: 3.50ns= 3.491c 4444 AMD64 :ASP LEA r32, [r32] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4445 AMD64 :ASP LEA r64, [r32] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4446 AMD64 :ASP LEA r16, [r32 + disp8] L: 3.61ns= 3.60c T: 3.50ns= 3.499c 4447 AMD64 :ASP LEA r32, [r32 + disp8] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4448 AMD64 :ASP LEA r64, [r32 + disp8] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4449 AMD64 :ASP LEA r16, [r32 + disp32] L: 3.60ns= 3.59c T: 3.49ns= 3.484c 4450 AMD64 :ASP LEA r32, [r32 + disp32] L: 1.00ns= 1.00c T: 0.27ns= 0.269c 4451 AMD64 :ASP LEA r64, [r32 + disp32] L: 1.00ns= 1.00c T: 0.29ns= 0.292c 4452 AMD64 :ASP LEA r16, [r32 + r32] L: 3.61ns= 3.60c T: 3.50ns= 3.498c 4453 AMD64 :ASP LEA r32, [r32 + r32] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4454 AMD64 :ASP LEA r64, [r32 + r32] L: 1.00ns= 1.00c T: 0.25ns= 0.250c 4455 AMD64 :ASP LEA r16, [r32 + r32 + disp8] L: 3.57ns= 3.56c T: 3.49ns= 3.487c 4456 AMD64 :ASP LEA r32, [r32 + r32 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4457 AMD64 :ASP LEA r64, [r32 + r32 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4458 AMD64 :ASP LEA r16, [r32 + r32 + disp32] L: 3.61ns= 3.60c T: 3.50ns= 3.493c 4459 AMD64 :ASP LEA r32, [r32 + r32 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4460 AMD64 :ASP LEA r64, [r32 + r32 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4461 AMD64 :ASP LEA r16, [r32 + r32 * 8] L: 3.60ns= 3.60c T: 3.50ns= 3.498c 4462 AMD64 :ASP LEA r32, [r32 + r32 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 4463 AMD64 :ASP LEA r64, [r32 + r32 * 8] L: 1.00ns= 1.00c T: 1.00ns= 1.000c 4464 AMD64 :ASP LEA r16, [r32 + r32 * 8 + disp8] L: 3.57ns= 3.56c T: 3.49ns= 3.486c 4465 AMD64 :ASP LEA r32, [r32 + r32 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4466 AMD64 :ASP LEA r64, [r32 + r32 * 8 + disp8] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4467 AMD64 :ASP LEA r16, [r32 + r32 * 8 + disp32] L: 3.61ns= 3.60c T: 3.50ns= 3.493c 4468 AMD64 :ASP LEA r32, [r32 + r32 * 8 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4469 AMD64 :ASP LEA r64, [r32 + r32 * 8 + disp32] L: 2.00ns= 2.00c T: 1.00ns= 1.000c 4500 MOVDIRI :MOVDIRI [m32], r32 L: [memory dep.] T: 226.64ns= 226.275c 4501 MOVDIRI_X64 :MOVDIRI [m64], r64 L: [memory dep.] T: 226.28ns= 225.914c 4502 MOVDIR64B :MOVDIR64B r64, m512 L: [memory dep.] T: 57.47ns= 57.380c 4503 WAITPKG :TPAUSE r32, , L: [no true dep.] T: 86.27ns= 86.131c 4505 WAITPKG :UMWAIT r32, , L: [no true dep.] T: 112.47ns= 112.285c 4506 SERIALIZE :SERIALIZE L: [no true dep.] T: 45.67ns= 45.600c 4530 GFNI :GF2P8AFFINEQB + PADDB xmm L: 5.00ns= 4.99c T: 0.78ns= 0.779c 4531 AVX+GFNI :VGF2P8AFFINEQB + VPADDB xmm L: 5.00ns= 4.99c T: 0.78ns= 0.780c 4532 AVX+GFNI :VGF2P8AFFINEQB + VPADDB ymm L: 5.14ns= 5.13c T: 1.40ns= 1.402c 4539 AVX_VNNI :VPDPBUSD xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4540 AVX_VNNI :VPDPBUSD ymm, ymm, ymm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 4541 AVX_VNNI :VPDPBUSDS xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4542 AVX_VNNI :VPDPBUSDS ymm, ymm, ymm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 4543 AVX_VNNI :VPDPWSSD xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4544 AVX_VNNI :VPDPWSSD ymm, ymm, ymm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 4545 AVX_VNNI :VPDPWSSDS xmm, xmm, xmm L: 4.00ns= 4.00c T: 1.00ns= 1.000c 4546 AVX_VNNI :VPDPWSSDS ymm, ymm, ymm L: 4.00ns= 4.00c T: 2.00ns= 2.000c 5018 FMA3 :VFMADD231SS+VADDSS xmm, xmm, xmm L: 9.01ns= 9.00c T: 1.16ns= 1.160c 5019 FMA3 :VFMADD231PS+VADDPS xmm, xmm, xmm L: 9.01ns= 9.00c T: 1.16ns= 1.159c 5020 FMA3 :VFMADD231PS+VADDPS ymm, ymm, ymm L: 9.01ns= 9.00c T: 2.04ns= 2.032c 5022 FMA3 :VFMADD231SS+VMULSS xmm, xmm, xmm L: 10.01ns= 10.00c T: 1.19ns= 1.185c 5023 FMA3 :VFMADD231PS+VMULPS xmm, xmm, xmm L: 10.01ns= 10.00c T: 1.19ns= 1.185c 5024 FMA3 :VFMADD231PS+VMULPS ymm, ymm, ymm L: 10.01ns= 10.00c T: 2.03ns= 2.031c 5026 FMA3 :VFMADD231SD+VADDSD xmm, xmm, xmm L: 9.01ns= 9.00c T: 1.16ns= 1.159c 5027 FMA3 :VFMADD231PD+VADDPD xmm, xmm, xmm L: 9.01ns= 9.00c T: 1.16ns= 1.160c 5028 FMA3 :VFMADD231PD+VADDPD ymm, ymm, ymm L: 9.01ns= 9.00c T: 2.03ns= 2.031c 5030 FMA3 :VFMADD231SD+VMULSD xmm, xmm, xmm L: 10.01ns= 10.00c T: 1.19ns= 1.185c 5031 FMA3 :VFMADD231PD+VMULPD xmm, xmm, xmm L: 10.01ns= 10.00c T: 1.19ns= 1.185c 5032 FMA3 :VFMADD231PD+VMULPD ymm, ymm, ymm L: 10.01ns= 10.00c T: 2.03ns= 2.031c